14f6ad66aSAchin Gupta/* 2e83b0cadSDan Handley * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. 34f6ad66aSAchin Gupta * 44f6ad66aSAchin Gupta * Redistribution and use in source and binary forms, with or without 54f6ad66aSAchin Gupta * modification, are permitted provided that the following conditions are met: 64f6ad66aSAchin Gupta * 74f6ad66aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this 84f6ad66aSAchin Gupta * list of conditions and the following disclaimer. 94f6ad66aSAchin Gupta * 104f6ad66aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice, 114f6ad66aSAchin Gupta * this list of conditions and the following disclaimer in the documentation 124f6ad66aSAchin Gupta * and/or other materials provided with the distribution. 134f6ad66aSAchin Gupta * 144f6ad66aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used 154f6ad66aSAchin Gupta * to endorse or promote products derived from this software without specific 164f6ad66aSAchin Gupta * prior written permission. 174f6ad66aSAchin Gupta * 184f6ad66aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 194f6ad66aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 204f6ad66aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 214f6ad66aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 224f6ad66aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 234f6ad66aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 244f6ad66aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 254f6ad66aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 264f6ad66aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 274f6ad66aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 284f6ad66aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE. 294f6ad66aSAchin Gupta */ 304f6ad66aSAchin Gupta 31*5f0cdb05SDan Handley#include <platform_def.h> 324f6ad66aSAchin Gupta 334f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) 344f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH) 359f98aa1aSJeenu ViswambharanENTRY(bl1_entrypoint) 364f6ad66aSAchin Gupta 374f6ad66aSAchin GuptaMEMORY { 384f6ad66aSAchin Gupta ROM (rx): ORIGIN = TZROM_BASE, LENGTH = TZROM_SIZE 394f6ad66aSAchin Gupta RAM (rwx): ORIGIN = TZRAM_BASE, LENGTH = TZRAM_SIZE 404f6ad66aSAchin Gupta} 414f6ad66aSAchin Gupta 424f6ad66aSAchin GuptaSECTIONS 434f6ad66aSAchin Gupta{ 444f59d835SSandrine Bailleux . = BL1_RO_BASE; 454f59d835SSandrine Bailleux ASSERT(. == ALIGN(4096), 464f59d835SSandrine Bailleux "BL1_RO_BASE address is not aligned on a page boundary.") 474f59d835SSandrine Bailleux 484f59d835SSandrine Bailleux ro . : { 498d69a03fSSandrine Bailleux __RO_START__ = .; 50dccc537aSAndrew Thoelke *bl1_entrypoint.o(.text*) 51dccc537aSAndrew Thoelke *(.text*) 528d69a03fSSandrine Bailleux *(.rodata*) 53b739f22aSAchin Gupta *(.vectors) 548d69a03fSSandrine Bailleux __RO_END__ = .; 554f6ad66aSAchin Gupta } >ROM 564f6ad66aSAchin Gupta 578d69a03fSSandrine Bailleux /* 588d69a03fSSandrine Bailleux * The .data section gets copied from ROM to RAM at runtime. 594f59d835SSandrine Bailleux * Its LMA must be 16-byte aligned. 604f59d835SSandrine Bailleux * Its VMA must be page-aligned as it marks the first read/write page. 618d69a03fSSandrine Bailleux */ 624f59d835SSandrine Bailleux . = BL1_RW_BASE; 634f59d835SSandrine Bailleux ASSERT(. == ALIGN(4096), 644f59d835SSandrine Bailleux "BL1_RW_BASE address is not aligned on a page boundary.") 654f59d835SSandrine Bailleux .data . : ALIGN(16) { 664f6ad66aSAchin Gupta __DATA_RAM_START__ = .; 67dccc537aSAndrew Thoelke *(.data*) 688d69a03fSSandrine Bailleux __DATA_RAM_END__ = .; 694f6ad66aSAchin Gupta } >RAM AT>ROM 704f6ad66aSAchin Gupta 714f59d835SSandrine Bailleux stacks . (NOLOAD) : { 728d69a03fSSandrine Bailleux __STACKS_START__ = .; 734f6ad66aSAchin Gupta *(tzfw_normal_stacks) 748d69a03fSSandrine Bailleux __STACKS_END__ = .; 754f6ad66aSAchin Gupta } >RAM 764f6ad66aSAchin Gupta 778d69a03fSSandrine Bailleux /* 788d69a03fSSandrine Bailleux * The .bss section gets initialised to 0 at runtime. 798d69a03fSSandrine Bailleux * Its base address must be 16-byte aligned. 808d69a03fSSandrine Bailleux */ 818d69a03fSSandrine Bailleux .bss : ALIGN(16) { 828d69a03fSSandrine Bailleux __BSS_START__ = .; 83dccc537aSAndrew Thoelke *(.bss*) 848d69a03fSSandrine Bailleux *(COMMON) 858d69a03fSSandrine Bailleux __BSS_END__ = .; 868d69a03fSSandrine Bailleux } >RAM 874f6ad66aSAchin Gupta 888d69a03fSSandrine Bailleux /* 89a0cd989dSAchin Gupta * The xlat_table section is for full, aligned page tables (4K). 9074cbb839SJeenu Viswambharan * Removing them from .bss avoids forcing 4K alignment on 9174cbb839SJeenu Viswambharan * the .bss section and eliminates the unecessary zero init 9274cbb839SJeenu Viswambharan */ 9374cbb839SJeenu Viswambharan xlat_table (NOLOAD) : { 9474cbb839SJeenu Viswambharan *(xlat_table) 9574cbb839SJeenu Viswambharan } >RAM 9674cbb839SJeenu Viswambharan 9774cbb839SJeenu Viswambharan /* 988d69a03fSSandrine Bailleux * The base address of the coherent memory section must be page-aligned (4K) 998d69a03fSSandrine Bailleux * to guarantee that the coherent data are stored on their own pages and 1008d69a03fSSandrine Bailleux * are not mixed with normal data. This is required to set up the correct 1018d69a03fSSandrine Bailleux * memory attributes for the coherent data page tables. 1028d69a03fSSandrine Bailleux */ 1038d69a03fSSandrine Bailleux coherent_ram (NOLOAD) : ALIGN(4096) { 1048d69a03fSSandrine Bailleux __COHERENT_RAM_START__ = .; 1058d69a03fSSandrine Bailleux *(tzfw_coherent_mem) 1068d69a03fSSandrine Bailleux __COHERENT_RAM_END_UNALIGNED__ = .; 1078d69a03fSSandrine Bailleux /* 1088d69a03fSSandrine Bailleux * Memory page(s) mapped to this section will be marked 1098d69a03fSSandrine Bailleux * as device memory. No other unexpected data must creep in. 1108d69a03fSSandrine Bailleux * Ensure the rest of the current memory page is unused. 1118d69a03fSSandrine Bailleux */ 1128d69a03fSSandrine Bailleux . = NEXT(4096); 1138d69a03fSSandrine Bailleux __COHERENT_RAM_END__ = .; 1148d69a03fSSandrine Bailleux } >RAM 1154f6ad66aSAchin Gupta 1168d69a03fSSandrine Bailleux __BL1_RAM_START__ = ADDR(.data); 1178d69a03fSSandrine Bailleux __BL1_RAM_END__ = .; 1184f6ad66aSAchin Gupta 1198d69a03fSSandrine Bailleux __DATA_ROM_START__ = LOADADDR(.data); 1208d69a03fSSandrine Bailleux __DATA_SIZE__ = SIZEOF(.data); 121a37255a2SSandrine Bailleux /* 122a37255a2SSandrine Bailleux * The .data section is the last PROGBITS section so its end marks the end 123a37255a2SSandrine Bailleux * of the read-only part of BL1's binary. 124a37255a2SSandrine Bailleux */ 125a37255a2SSandrine Bailleux ASSERT(__DATA_ROM_START__ + __DATA_SIZE__ <= BL1_RO_LIMIT, 126a37255a2SSandrine Bailleux "BL1's RO section has exceeded its limit.") 1278d69a03fSSandrine Bailleux 1288d69a03fSSandrine Bailleux __BSS_SIZE__ = SIZEOF(.bss); 1298d69a03fSSandrine Bailleux 1308d69a03fSSandrine Bailleux __COHERENT_RAM_UNALIGNED_SIZE__ = 1318d69a03fSSandrine Bailleux __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; 1328d69a03fSSandrine Bailleux 133a37255a2SSandrine Bailleux ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.") 1344f6ad66aSAchin Gupta} 135