xref: /rk3399_ARM-atf/bl1/bl1.ld.S (revision 412865907699c67d16274e3e474969eebf83e99c)
14f6ad66aSAchin Gupta/*
2ebd6efaeSSamuel Holland * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
54f6ad66aSAchin Gupta */
64f6ad66aSAchin Gupta
75f0cdb05SDan Handley#include <platform_def.h>
809d40e0eSAntonio Nino Diaz
909d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h>
104f6ad66aSAchin Gupta
114f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
124f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
139f98aa1aSJeenu ViswambharanENTRY(bl1_entrypoint)
144f6ad66aSAchin Gupta
154f6ad66aSAchin GuptaMEMORY {
16d7fbf132SJuan Castillo    ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
17d7fbf132SJuan Castillo    RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
184f6ad66aSAchin Gupta}
194f6ad66aSAchin Gupta
204f6ad66aSAchin GuptaSECTIONS
214f6ad66aSAchin Gupta{
224f59d835SSandrine Bailleux    . = BL1_RO_BASE;
23a2aedac2SAntonio Nino Diaz    ASSERT(. == ALIGN(PAGE_SIZE),
244f59d835SSandrine Bailleux           "BL1_RO_BASE address is not aligned on a page boundary.")
254f59d835SSandrine Bailleux
265d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA
275d1c104fSSandrine Bailleux    .text . : {
285d1c104fSSandrine Bailleux        __TEXT_START__ = .;
295d1c104fSSandrine Bailleux        *bl1_entrypoint.o(.text*)
30ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.text*))
315d1c104fSSandrine Bailleux        *(.vectors)
325629b2b1SRoberto Vargas        . = ALIGN(PAGE_SIZE);
335d1c104fSSandrine Bailleux        __TEXT_END__ = .;
345d1c104fSSandrine Bailleux     } >ROM
355d1c104fSSandrine Bailleux
36ad925094SRoberto Vargas     /* .ARM.extab and .ARM.exidx are only added because Clang need them */
37ad925094SRoberto Vargas     .ARM.extab . : {
38ad925094SRoberto Vargas        *(.ARM.extab* .gnu.linkonce.armextab.*)
39ad925094SRoberto Vargas     } >ROM
40ad925094SRoberto Vargas
41ad925094SRoberto Vargas     .ARM.exidx . : {
42ad925094SRoberto Vargas        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
43ad925094SRoberto Vargas     } >ROM
44ad925094SRoberto Vargas
455d1c104fSSandrine Bailleux    .rodata . : {
465d1c104fSSandrine Bailleux        __RODATA_START__ = .;
47ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.rodata*))
485d1c104fSSandrine Bailleux
495d1c104fSSandrine Bailleux        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
505d1c104fSSandrine Bailleux        . = ALIGN(8);
515d1c104fSSandrine Bailleux        __PARSER_LIB_DESCS_START__ = .;
525d1c104fSSandrine Bailleux        KEEP(*(.img_parser_lib_descs))
535d1c104fSSandrine Bailleux        __PARSER_LIB_DESCS_END__ = .;
545d1c104fSSandrine Bailleux
555d1c104fSSandrine Bailleux        /*
565d1c104fSSandrine Bailleux         * Ensure 8-byte alignment for cpu_ops so that its fields are also
575d1c104fSSandrine Bailleux         * aligned. Also ensure cpu_ops inclusion.
585d1c104fSSandrine Bailleux         */
595d1c104fSSandrine Bailleux        . = ALIGN(8);
605d1c104fSSandrine Bailleux        __CPU_OPS_START__ = .;
615d1c104fSSandrine Bailleux        KEEP(*(cpu_ops))
625d1c104fSSandrine Bailleux        __CPU_OPS_END__ = .;
635d1c104fSSandrine Bailleux
645d1c104fSSandrine Bailleux        /*
655d1c104fSSandrine Bailleux         * No need to pad out the .rodata section to a page boundary. Next is
665d1c104fSSandrine Bailleux         * the .data section, which can mapped in ROM with the same memory
675d1c104fSSandrine Bailleux         * attributes as the .rodata section.
68*41286590SArve Hjønnevåg         *
69*41286590SArve Hjønnevåg         * Pad out to 16 bytes though as .data section needs to be 16 byte
70*41286590SArve Hjønnevåg         * aligned and lld does not align the LMA to the aligment specified
71*41286590SArve Hjønnevåg         * on the .data section.
725d1c104fSSandrine Bailleux         */
735d1c104fSSandrine Bailleux        __RODATA_END__ = .;
74*41286590SArve Hjønnevåg         . = ALIGN(16);
755d1c104fSSandrine Bailleux    } >ROM
765d1c104fSSandrine Bailleux#else
774f59d835SSandrine Bailleux    ro . : {
788d69a03fSSandrine Bailleux        __RO_START__ = .;
79dccc537aSAndrew Thoelke        *bl1_entrypoint.o(.text*)
80ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.text*))
81ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.rodata*))
829b476841SSoby Mathew
8305799ae0SJuan Castillo        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
8405799ae0SJuan Castillo        . = ALIGN(8);
8505799ae0SJuan Castillo        __PARSER_LIB_DESCS_START__ = .;
8605799ae0SJuan Castillo        KEEP(*(.img_parser_lib_descs))
8705799ae0SJuan Castillo        __PARSER_LIB_DESCS_END__ = .;
8805799ae0SJuan Castillo
899b476841SSoby Mathew        /*
909b476841SSoby Mathew         * Ensure 8-byte alignment for cpu_ops so that its fields are also
919b476841SSoby Mathew         * aligned. Also ensure cpu_ops inclusion.
929b476841SSoby Mathew         */
939b476841SSoby Mathew        . = ALIGN(8);
949b476841SSoby Mathew        __CPU_OPS_START__ = .;
959b476841SSoby Mathew        KEEP(*(cpu_ops))
969b476841SSoby Mathew        __CPU_OPS_END__ = .;
979b476841SSoby Mathew
98b739f22aSAchin Gupta        *(.vectors)
998d69a03fSSandrine Bailleux        __RO_END__ = .;
100*41286590SArve Hjønnevåg
101*41286590SArve Hjønnevåg        /*
102*41286590SArve Hjønnevåg         * Pad out to 16 bytes as .data section needs to be 16 byte aligned and
103*41286590SArve Hjønnevåg         * lld does not align the LMA to the aligment specified on the .data
104*41286590SArve Hjønnevåg         * section.
105*41286590SArve Hjønnevåg         */
106*41286590SArve Hjønnevåg         . = ALIGN(16);
1074f6ad66aSAchin Gupta    } >ROM
1085d1c104fSSandrine Bailleux#endif
1094f6ad66aSAchin Gupta
1109b476841SSoby Mathew    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
1119b476841SSoby Mathew           "cpu_ops not defined for this platform.")
1129b476841SSoby Mathew
11351faada7SDouglas Raillard    . = BL1_RW_BASE;
114a2aedac2SAntonio Nino Diaz    ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
11551faada7SDouglas Raillard           "BL1_RW_BASE address is not aligned on a page boundary.")
11651faada7SDouglas Raillard
1178d69a03fSSandrine Bailleux    /*
1188d69a03fSSandrine Bailleux     * The .data section gets copied from ROM to RAM at runtime.
11951faada7SDouglas Raillard     * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
12051faada7SDouglas Raillard     * aligned regions in it.
1214f59d835SSandrine Bailleux     * Its VMA must be page-aligned as it marks the first read/write page.
12251faada7SDouglas Raillard     *
12351faada7SDouglas Raillard     * It must be placed at a lower address than the stacks if the stack
12451faada7SDouglas Raillard     * protector is enabled. Alternatively, the .data.stack_protector_canary
12551faada7SDouglas Raillard     * section can be placed independently of the main .data section.
1268d69a03fSSandrine Bailleux     */
1274f59d835SSandrine Bailleux    .data . : ALIGN(16) {
1284f6ad66aSAchin Gupta        __DATA_RAM_START__ = .;
129ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.data*))
1308d69a03fSSandrine Bailleux        __DATA_RAM_END__ = .;
1314f6ad66aSAchin Gupta    } >RAM AT>ROM
1324f6ad66aSAchin Gupta
1334f59d835SSandrine Bailleux    stacks . (NOLOAD) : {
1348d69a03fSSandrine Bailleux        __STACKS_START__ = .;
1354f6ad66aSAchin Gupta        *(tzfw_normal_stacks)
1368d69a03fSSandrine Bailleux        __STACKS_END__ = .;
1374f6ad66aSAchin Gupta    } >RAM
1384f6ad66aSAchin Gupta
1398d69a03fSSandrine Bailleux    /*
1408d69a03fSSandrine Bailleux     * The .bss section gets initialised to 0 at runtime.
141308d359bSDouglas Raillard     * Its base address should be 16-byte aligned for better performance of the
142308d359bSDouglas Raillard     * zero-initialization code.
1438d69a03fSSandrine Bailleux     */
1448d69a03fSSandrine Bailleux    .bss : ALIGN(16) {
1458d69a03fSSandrine Bailleux        __BSS_START__ = .;
146ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.bss*))
1478d69a03fSSandrine Bailleux        *(COMMON)
1488d69a03fSSandrine Bailleux        __BSS_END__ = .;
1498d69a03fSSandrine Bailleux    } >RAM
1504f6ad66aSAchin Gupta
1518d69a03fSSandrine Bailleux    /*
152a0cd989dSAchin Gupta     * The xlat_table section is for full, aligned page tables (4K).
15374cbb839SJeenu Viswambharan     * Removing them from .bss avoids forcing 4K alignment on
154883d1b5dSAntonio Nino Diaz     * the .bss section. The tables are initialized to zero by the translation
155883d1b5dSAntonio Nino Diaz     * tables library.
15674cbb839SJeenu Viswambharan     */
15774cbb839SJeenu Viswambharan    xlat_table (NOLOAD) : {
15874cbb839SJeenu Viswambharan        *(xlat_table)
15974cbb839SJeenu Viswambharan    } >RAM
16074cbb839SJeenu Viswambharan
161ab8707e6SSoby Mathew#if USE_COHERENT_MEM
16274cbb839SJeenu Viswambharan    /*
1638d69a03fSSandrine Bailleux     * The base address of the coherent memory section must be page-aligned (4K)
1648d69a03fSSandrine Bailleux     * to guarantee that the coherent data are stored on their own pages and
1658d69a03fSSandrine Bailleux     * are not mixed with normal data.  This is required to set up the correct
1668d69a03fSSandrine Bailleux     * memory attributes for the coherent data page tables.
1678d69a03fSSandrine Bailleux     */
168a2aedac2SAntonio Nino Diaz    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
1698d69a03fSSandrine Bailleux        __COHERENT_RAM_START__ = .;
1708d69a03fSSandrine Bailleux        *(tzfw_coherent_mem)
1718d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ = .;
1728d69a03fSSandrine Bailleux        /*
1738d69a03fSSandrine Bailleux         * Memory page(s) mapped to this section will be marked
1748d69a03fSSandrine Bailleux         * as device memory.  No other unexpected data must creep in.
1758d69a03fSSandrine Bailleux         * Ensure the rest of the current memory page is unused.
1768d69a03fSSandrine Bailleux         */
1775629b2b1SRoberto Vargas        . = ALIGN(PAGE_SIZE);
1788d69a03fSSandrine Bailleux        __COHERENT_RAM_END__ = .;
1798d69a03fSSandrine Bailleux    } >RAM
180ab8707e6SSoby Mathew#endif
1814f6ad66aSAchin Gupta
1828d69a03fSSandrine Bailleux    __BL1_RAM_START__ = ADDR(.data);
1838d69a03fSSandrine Bailleux    __BL1_RAM_END__ = .;
1844f6ad66aSAchin Gupta
1858d69a03fSSandrine Bailleux    __DATA_ROM_START__ = LOADADDR(.data);
1868d69a03fSSandrine Bailleux    __DATA_SIZE__ = SIZEOF(.data);
187c02fcc4aSSandrine Bailleux
188a37255a2SSandrine Bailleux    /*
189a37255a2SSandrine Bailleux     * The .data section is the last PROGBITS section so its end marks the end
190c02fcc4aSSandrine Bailleux     * of BL1's actual content in Trusted ROM.
191a37255a2SSandrine Bailleux     */
192c02fcc4aSSandrine Bailleux    __BL1_ROM_END__ =  __DATA_ROM_START__ + __DATA_SIZE__;
193c02fcc4aSSandrine Bailleux    ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
194c02fcc4aSSandrine Bailleux           "BL1's ROM content has exceeded its limit.")
1958d69a03fSSandrine Bailleux
1968d69a03fSSandrine Bailleux    __BSS_SIZE__ = SIZEOF(.bss);
1978d69a03fSSandrine Bailleux
198ab8707e6SSoby Mathew#if USE_COHERENT_MEM
1998d69a03fSSandrine Bailleux    __COHERENT_RAM_UNALIGNED_SIZE__ =
2008d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
201ab8707e6SSoby Mathew#endif
2028d69a03fSSandrine Bailleux
203a37255a2SSandrine Bailleux    ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
2044f6ad66aSAchin Gupta}
205