xref: /rk3399_ARM-atf/bl1/bl1.ld.S (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
14f6ad66aSAchin Gupta/*
2883d1b5dSAntonio Nino Diaz * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
54f6ad66aSAchin Gupta */
64f6ad66aSAchin Gupta
75f0cdb05SDan Handley#include <platform_def.h>
8*09d40e0eSAntonio Nino Diaz
9*09d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h>
104f6ad66aSAchin Gupta
114f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
124f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
139f98aa1aSJeenu ViswambharanENTRY(bl1_entrypoint)
144f6ad66aSAchin Gupta
154f6ad66aSAchin GuptaMEMORY {
16d7fbf132SJuan Castillo    ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
17d7fbf132SJuan Castillo    RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
184f6ad66aSAchin Gupta}
194f6ad66aSAchin Gupta
204f6ad66aSAchin GuptaSECTIONS
214f6ad66aSAchin Gupta{
224f59d835SSandrine Bailleux    . = BL1_RO_BASE;
23a2aedac2SAntonio Nino Diaz    ASSERT(. == ALIGN(PAGE_SIZE),
244f59d835SSandrine Bailleux           "BL1_RO_BASE address is not aligned on a page boundary.")
254f59d835SSandrine Bailleux
265d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA
275d1c104fSSandrine Bailleux    .text . : {
285d1c104fSSandrine Bailleux        __TEXT_START__ = .;
295d1c104fSSandrine Bailleux        *bl1_entrypoint.o(.text*)
305d1c104fSSandrine Bailleux        *(.text*)
315d1c104fSSandrine Bailleux        *(.vectors)
325629b2b1SRoberto Vargas        . = ALIGN(PAGE_SIZE);
335d1c104fSSandrine Bailleux        __TEXT_END__ = .;
345d1c104fSSandrine Bailleux     } >ROM
355d1c104fSSandrine Bailleux
36ad925094SRoberto Vargas     /* .ARM.extab and .ARM.exidx are only added because Clang need them */
37ad925094SRoberto Vargas     .ARM.extab . : {
38ad925094SRoberto Vargas        *(.ARM.extab* .gnu.linkonce.armextab.*)
39ad925094SRoberto Vargas     } >ROM
40ad925094SRoberto Vargas
41ad925094SRoberto Vargas     .ARM.exidx . : {
42ad925094SRoberto Vargas        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
43ad925094SRoberto Vargas     } >ROM
44ad925094SRoberto Vargas
455d1c104fSSandrine Bailleux    .rodata . : {
465d1c104fSSandrine Bailleux        __RODATA_START__ = .;
475d1c104fSSandrine Bailleux        *(.rodata*)
485d1c104fSSandrine Bailleux
495d1c104fSSandrine Bailleux        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
505d1c104fSSandrine Bailleux        . = ALIGN(8);
515d1c104fSSandrine Bailleux        __PARSER_LIB_DESCS_START__ = .;
525d1c104fSSandrine Bailleux        KEEP(*(.img_parser_lib_descs))
535d1c104fSSandrine Bailleux        __PARSER_LIB_DESCS_END__ = .;
545d1c104fSSandrine Bailleux
555d1c104fSSandrine Bailleux        /*
565d1c104fSSandrine Bailleux         * Ensure 8-byte alignment for cpu_ops so that its fields are also
575d1c104fSSandrine Bailleux         * aligned. Also ensure cpu_ops inclusion.
585d1c104fSSandrine Bailleux         */
595d1c104fSSandrine Bailleux        . = ALIGN(8);
605d1c104fSSandrine Bailleux        __CPU_OPS_START__ = .;
615d1c104fSSandrine Bailleux        KEEP(*(cpu_ops))
625d1c104fSSandrine Bailleux        __CPU_OPS_END__ = .;
635d1c104fSSandrine Bailleux
645d1c104fSSandrine Bailleux        /*
655d1c104fSSandrine Bailleux         * No need to pad out the .rodata section to a page boundary. Next is
665d1c104fSSandrine Bailleux         * the .data section, which can mapped in ROM with the same memory
675d1c104fSSandrine Bailleux         * attributes as the .rodata section.
685d1c104fSSandrine Bailleux         */
695d1c104fSSandrine Bailleux        __RODATA_END__ = .;
705d1c104fSSandrine Bailleux    } >ROM
715d1c104fSSandrine Bailleux#else
724f59d835SSandrine Bailleux    ro . : {
738d69a03fSSandrine Bailleux        __RO_START__ = .;
74dccc537aSAndrew Thoelke        *bl1_entrypoint.o(.text*)
75dccc537aSAndrew Thoelke        *(.text*)
768d69a03fSSandrine Bailleux        *(.rodata*)
779b476841SSoby Mathew
7805799ae0SJuan Castillo        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
7905799ae0SJuan Castillo        . = ALIGN(8);
8005799ae0SJuan Castillo        __PARSER_LIB_DESCS_START__ = .;
8105799ae0SJuan Castillo        KEEP(*(.img_parser_lib_descs))
8205799ae0SJuan Castillo        __PARSER_LIB_DESCS_END__ = .;
8305799ae0SJuan Castillo
849b476841SSoby Mathew        /*
859b476841SSoby Mathew         * Ensure 8-byte alignment for cpu_ops so that its fields are also
869b476841SSoby Mathew         * aligned. Also ensure cpu_ops inclusion.
879b476841SSoby Mathew         */
889b476841SSoby Mathew        . = ALIGN(8);
899b476841SSoby Mathew        __CPU_OPS_START__ = .;
909b476841SSoby Mathew        KEEP(*(cpu_ops))
919b476841SSoby Mathew        __CPU_OPS_END__ = .;
929b476841SSoby Mathew
93b739f22aSAchin Gupta        *(.vectors)
948d69a03fSSandrine Bailleux        __RO_END__ = .;
954f6ad66aSAchin Gupta    } >ROM
965d1c104fSSandrine Bailleux#endif
974f6ad66aSAchin Gupta
989b476841SSoby Mathew    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
999b476841SSoby Mathew           "cpu_ops not defined for this platform.")
1009b476841SSoby Mathew
10151faada7SDouglas Raillard    . = BL1_RW_BASE;
102a2aedac2SAntonio Nino Diaz    ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
10351faada7SDouglas Raillard           "BL1_RW_BASE address is not aligned on a page boundary.")
10451faada7SDouglas Raillard
1058d69a03fSSandrine Bailleux    /*
1068d69a03fSSandrine Bailleux     * The .data section gets copied from ROM to RAM at runtime.
10751faada7SDouglas Raillard     * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
10851faada7SDouglas Raillard     * aligned regions in it.
1094f59d835SSandrine Bailleux     * Its VMA must be page-aligned as it marks the first read/write page.
11051faada7SDouglas Raillard     *
11151faada7SDouglas Raillard     * It must be placed at a lower address than the stacks if the stack
11251faada7SDouglas Raillard     * protector is enabled. Alternatively, the .data.stack_protector_canary
11351faada7SDouglas Raillard     * section can be placed independently of the main .data section.
1148d69a03fSSandrine Bailleux     */
1154f59d835SSandrine Bailleux    .data . : ALIGN(16) {
1164f6ad66aSAchin Gupta        __DATA_RAM_START__ = .;
117dccc537aSAndrew Thoelke        *(.data*)
1188d69a03fSSandrine Bailleux        __DATA_RAM_END__ = .;
1194f6ad66aSAchin Gupta    } >RAM AT>ROM
1204f6ad66aSAchin Gupta
1214f59d835SSandrine Bailleux    stacks . (NOLOAD) : {
1228d69a03fSSandrine Bailleux        __STACKS_START__ = .;
1234f6ad66aSAchin Gupta        *(tzfw_normal_stacks)
1248d69a03fSSandrine Bailleux        __STACKS_END__ = .;
1254f6ad66aSAchin Gupta    } >RAM
1264f6ad66aSAchin Gupta
1278d69a03fSSandrine Bailleux    /*
1288d69a03fSSandrine Bailleux     * The .bss section gets initialised to 0 at runtime.
129308d359bSDouglas Raillard     * Its base address should be 16-byte aligned for better performance of the
130308d359bSDouglas Raillard     * zero-initialization code.
1318d69a03fSSandrine Bailleux     */
1328d69a03fSSandrine Bailleux    .bss : ALIGN(16) {
1338d69a03fSSandrine Bailleux        __BSS_START__ = .;
134dccc537aSAndrew Thoelke        *(.bss*)
1358d69a03fSSandrine Bailleux        *(COMMON)
1368d69a03fSSandrine Bailleux        __BSS_END__ = .;
1378d69a03fSSandrine Bailleux    } >RAM
1384f6ad66aSAchin Gupta
1398d69a03fSSandrine Bailleux    /*
140a0cd989dSAchin Gupta     * The xlat_table section is for full, aligned page tables (4K).
14174cbb839SJeenu Viswambharan     * Removing them from .bss avoids forcing 4K alignment on
142883d1b5dSAntonio Nino Diaz     * the .bss section. The tables are initialized to zero by the translation
143883d1b5dSAntonio Nino Diaz     * tables library.
14474cbb839SJeenu Viswambharan     */
14574cbb839SJeenu Viswambharan    xlat_table (NOLOAD) : {
14674cbb839SJeenu Viswambharan        *(xlat_table)
14774cbb839SJeenu Viswambharan    } >RAM
14874cbb839SJeenu Viswambharan
149ab8707e6SSoby Mathew#if USE_COHERENT_MEM
15074cbb839SJeenu Viswambharan    /*
1518d69a03fSSandrine Bailleux     * The base address of the coherent memory section must be page-aligned (4K)
1528d69a03fSSandrine Bailleux     * to guarantee that the coherent data are stored on their own pages and
1538d69a03fSSandrine Bailleux     * are not mixed with normal data.  This is required to set up the correct
1548d69a03fSSandrine Bailleux     * memory attributes for the coherent data page tables.
1558d69a03fSSandrine Bailleux     */
156a2aedac2SAntonio Nino Diaz    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
1578d69a03fSSandrine Bailleux        __COHERENT_RAM_START__ = .;
1588d69a03fSSandrine Bailleux        *(tzfw_coherent_mem)
1598d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ = .;
1608d69a03fSSandrine Bailleux        /*
1618d69a03fSSandrine Bailleux         * Memory page(s) mapped to this section will be marked
1628d69a03fSSandrine Bailleux         * as device memory.  No other unexpected data must creep in.
1638d69a03fSSandrine Bailleux         * Ensure the rest of the current memory page is unused.
1648d69a03fSSandrine Bailleux         */
1655629b2b1SRoberto Vargas        . = ALIGN(PAGE_SIZE);
1668d69a03fSSandrine Bailleux        __COHERENT_RAM_END__ = .;
1678d69a03fSSandrine Bailleux    } >RAM
168ab8707e6SSoby Mathew#endif
1694f6ad66aSAchin Gupta
1708d69a03fSSandrine Bailleux    __BL1_RAM_START__ = ADDR(.data);
1718d69a03fSSandrine Bailleux    __BL1_RAM_END__ = .;
1724f6ad66aSAchin Gupta
1738d69a03fSSandrine Bailleux    __DATA_ROM_START__ = LOADADDR(.data);
1748d69a03fSSandrine Bailleux    __DATA_SIZE__ = SIZEOF(.data);
175c02fcc4aSSandrine Bailleux
176a37255a2SSandrine Bailleux    /*
177a37255a2SSandrine Bailleux     * The .data section is the last PROGBITS section so its end marks the end
178c02fcc4aSSandrine Bailleux     * of BL1's actual content in Trusted ROM.
179a37255a2SSandrine Bailleux     */
180c02fcc4aSSandrine Bailleux    __BL1_ROM_END__ =  __DATA_ROM_START__ + __DATA_SIZE__;
181c02fcc4aSSandrine Bailleux    ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
182c02fcc4aSSandrine Bailleux           "BL1's ROM content has exceeded its limit.")
1838d69a03fSSandrine Bailleux
1848d69a03fSSandrine Bailleux    __BSS_SIZE__ = SIZEOF(.bss);
1858d69a03fSSandrine Bailleux
186ab8707e6SSoby Mathew#if USE_COHERENT_MEM
1878d69a03fSSandrine Bailleux    __COHERENT_RAM_UNALIGNED_SIZE__ =
1888d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
189ab8707e6SSoby Mathew#endif
1908d69a03fSSandrine Bailleux
191a37255a2SSandrine Bailleux    ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
1924f6ad66aSAchin Gupta}
193