xref: /rk3399_ARM-atf/bl1/aarch64/bl1_context_mgmt.c (revision 6c09af9f8b36cdfa1dc4d5052f7e4792f63fa88a)
1f3b4914bSYatharth Kochar /*
2*6c09af9fSZelalem Aweke  * Copyright (c) 2015-2021, Arm Limited and Contributors. All rights reserved.
3f3b4914bSYatharth Kochar  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5f3b4914bSYatharth Kochar  */
6f3b4914bSYatharth Kochar 
7f3b4914bSYatharth Kochar #include <assert.h>
809d40e0eSAntonio Nino Diaz 
909d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
10f3b4914bSYatharth Kochar #include <context.h>
1109d40e0eSAntonio Nino Diaz #include <common/debug.h>
1209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
1309d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1409d40e0eSAntonio Nino Diaz 
15c04d59cfSEtienne Carriere #include "../bl1_private.h"
16f3b4914bSYatharth Kochar 
17f3b4914bSYatharth Kochar /* Following contains the cpu context pointers. */
18f3b4914bSYatharth Kochar static void *bl1_cpu_context_ptr[2];
19*6c09af9fSZelalem Aweke entry_point_info_t *bl2_ep_info;
20f3b4914bSYatharth Kochar 
21f3b4914bSYatharth Kochar 
22f3b4914bSYatharth Kochar void *cm_get_context(uint32_t security_state)
23f3b4914bSYatharth Kochar {
24f3b4914bSYatharth Kochar 	assert(sec_state_is_valid(security_state));
25f3b4914bSYatharth Kochar 	return bl1_cpu_context_ptr[security_state];
26f3b4914bSYatharth Kochar }
27f3b4914bSYatharth Kochar 
28f3b4914bSYatharth Kochar void cm_set_context(void *context, uint32_t security_state)
29f3b4914bSYatharth Kochar {
30f3b4914bSYatharth Kochar 	assert(sec_state_is_valid(security_state));
31f3b4914bSYatharth Kochar 	bl1_cpu_context_ptr[security_state] = context;
32f3b4914bSYatharth Kochar }
33f3b4914bSYatharth Kochar 
34*6c09af9fSZelalem Aweke #if ENABLE_RME
35*6c09af9fSZelalem Aweke /*******************************************************************************
36*6c09af9fSZelalem Aweke  * This function prepares the entry point information to run BL2 in Root world,
37*6c09af9fSZelalem Aweke  * i.e. EL3, for the case when FEAT_RME is enabled.
38*6c09af9fSZelalem Aweke  ******************************************************************************/
39*6c09af9fSZelalem Aweke void bl1_prepare_next_image(unsigned int image_id)
40*6c09af9fSZelalem Aweke {
41*6c09af9fSZelalem Aweke 	image_desc_t *bl2_desc;
42*6c09af9fSZelalem Aweke 
43*6c09af9fSZelalem Aweke 	assert(image_id == BL2_IMAGE_ID);
44*6c09af9fSZelalem Aweke 
45*6c09af9fSZelalem Aweke 	/* Get the image descriptor. */
46*6c09af9fSZelalem Aweke 	bl2_desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
47*6c09af9fSZelalem Aweke 	assert(bl2_desc != NULL);
48*6c09af9fSZelalem Aweke 
49*6c09af9fSZelalem Aweke 	/* Get the entry point info. */
50*6c09af9fSZelalem Aweke 	bl2_ep_info = &bl2_desc->ep_info;
51*6c09af9fSZelalem Aweke 
52*6c09af9fSZelalem Aweke 	bl2_ep_info->spsr = (uint32_t)SPSR_64(MODE_EL3, MODE_SP_ELX,
53*6c09af9fSZelalem Aweke 						DISABLE_ALL_EXCEPTIONS);
54*6c09af9fSZelalem Aweke 
55*6c09af9fSZelalem Aweke 	/*
56*6c09af9fSZelalem Aweke 	 * Flush cache since bl2_ep_info is accessed after MMU is disabled
57*6c09af9fSZelalem Aweke 	 * before jumping to BL2.
58*6c09af9fSZelalem Aweke 	 */
59*6c09af9fSZelalem Aweke 	flush_dcache_range((uintptr_t)bl2_ep_info, sizeof(entry_point_info_t));
60*6c09af9fSZelalem Aweke 
61*6c09af9fSZelalem Aweke 	/* Indicate that image is in execution state. */
62*6c09af9fSZelalem Aweke 	bl2_desc->state = IMAGE_STATE_EXECUTED;
63*6c09af9fSZelalem Aweke 
64*6c09af9fSZelalem Aweke 	/* Print debug info and flush the console before running BL2. */
65*6c09af9fSZelalem Aweke 	print_entry_point_info(bl2_ep_info);
66*6c09af9fSZelalem Aweke }
67*6c09af9fSZelalem Aweke #else
68f3b4914bSYatharth Kochar /*******************************************************************************
69f3b4914bSYatharth Kochar  * This function prepares the context for Secure/Normal world images.
70f3b4914bSYatharth Kochar  * Normal world images are transitioned to EL2(if supported) else EL1.
71f3b4914bSYatharth Kochar  ******************************************************************************/
72f3b4914bSYatharth Kochar void bl1_prepare_next_image(unsigned int image_id)
73f3b4914bSYatharth Kochar {
74a14988c6SJimmy Brisson 
75a14988c6SJimmy Brisson 	/*
76a14988c6SJimmy Brisson 	 * Following array will be used for context management.
77a14988c6SJimmy Brisson 	 * There are 2 instances, for the Secure and Non-Secure contexts.
78a14988c6SJimmy Brisson 	 */
79a14988c6SJimmy Brisson 	static cpu_context_t bl1_cpu_context[2];
80a14988c6SJimmy Brisson 
81d200f230SJohn Tsichritzis 	unsigned int security_state, mode = MODE_EL1;
823443a702SJohn Powell 	image_desc_t *desc;
83f3b4914bSYatharth Kochar 	entry_point_info_t *next_bl_ep;
84f3b4914bSYatharth Kochar 
85f3b4914bSYatharth Kochar #if CTX_INCLUDE_AARCH32_REGS
86f3b4914bSYatharth Kochar 	/*
87f3b4914bSYatharth Kochar 	 * Ensure that the build flag to save AArch32 system registers in CPU
88f3b4914bSYatharth Kochar 	 * context is not set for AArch64-only platforms.
89f3b4914bSYatharth Kochar 	 */
90a0fee747SAntonio Nino Diaz 	if (el_implemented(1) == EL_IMPL_A64ONLY) {
91f3b4914bSYatharth Kochar 		ERROR("EL1 supports AArch64-only. Please set build flag "
92a0fee747SAntonio Nino Diaz 				"CTX_INCLUDE_AARCH32_REGS = 0\n");
93f3b4914bSYatharth Kochar 		panic();
94f3b4914bSYatharth Kochar 	}
95f3b4914bSYatharth Kochar #endif
96f3b4914bSYatharth Kochar 
97f3b4914bSYatharth Kochar 	/* Get the image descriptor. */
983443a702SJohn Powell 	desc = bl1_plat_get_image_desc(image_id);
993443a702SJohn Powell 	assert(desc != NULL);
100f3b4914bSYatharth Kochar 
101f3b4914bSYatharth Kochar 	/* Get the entry point info. */
1023443a702SJohn Powell 	next_bl_ep = &desc->ep_info;
103f3b4914bSYatharth Kochar 
104f3b4914bSYatharth Kochar 	/* Get the image security state. */
105f3b4914bSYatharth Kochar 	security_state = GET_SECURITY_STATE(next_bl_ep->h.attr);
106f3b4914bSYatharth Kochar 
107f3b4914bSYatharth Kochar 	/* Setup the Secure/Non-Secure context if not done already. */
108466bb285SZelalem 	if (cm_get_context(security_state) == NULL)
109f3b4914bSYatharth Kochar 		cm_set_context(&bl1_cpu_context[security_state], security_state);
110f3b4914bSYatharth Kochar 
111f3b4914bSYatharth Kochar 	/* Prepare the SPSR for the next BL image. */
112d200f230SJohn Tsichritzis 	if ((security_state != SECURE) && (el_implemented(2) != EL_IMPL_NONE)) {
113d200f230SJohn Tsichritzis 		mode = MODE_EL2;
114f3b4914bSYatharth Kochar 	}
115d200f230SJohn Tsichritzis 
116d7b5f408SJimmy Brisson 	next_bl_ep->spsr = (uint32_t)SPSR_64((uint64_t) mode,
117d7b5f408SJimmy Brisson 		(uint64_t)MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
118f3b4914bSYatharth Kochar 
119f3b4914bSYatharth Kochar 	/* Allow platform to make change */
120f3b4914bSYatharth Kochar 	bl1_plat_set_ep_info(image_id, next_bl_ep);
121f3b4914bSYatharth Kochar 
122f3b4914bSYatharth Kochar 	/* Prepare the context for the next BL image. */
123f3b4914bSYatharth Kochar 	cm_init_my_context(next_bl_ep);
124f3b4914bSYatharth Kochar 	cm_prepare_el3_exit(security_state);
125f3b4914bSYatharth Kochar 
126f3b4914bSYatharth Kochar 	/* Indicate that image is in execution state. */
1273443a702SJohn Powell 	desc->state = IMAGE_STATE_EXECUTED;
128f3b4914bSYatharth Kochar 
129f3b4914bSYatharth Kochar 	print_entry_point_info(next_bl_ep);
130f3b4914bSYatharth Kochar }
131*6c09af9fSZelalem Aweke #endif /* ENABLE_RME */
132