xref: /rk3399_ARM-atf/bl1/aarch64/bl1_arch_setup.c (revision 3738274dc1b40ad846d41d7bfd6a597bcfba9e70)
14f6ad66aSAchin Gupta /*
24f6ad66aSAchin Gupta  * Copyright (c) 2013, ARM Limited. All rights reserved.
34f6ad66aSAchin Gupta  *
44f6ad66aSAchin Gupta  * Redistribution and use in source and binary forms, with or without
54f6ad66aSAchin Gupta  * modification, are permitted provided that the following conditions are met:
64f6ad66aSAchin Gupta  *
74f6ad66aSAchin Gupta  * Redistributions of source code must retain the above copyright notice, this
84f6ad66aSAchin Gupta  * list of conditions and the following disclaimer.
94f6ad66aSAchin Gupta  *
104f6ad66aSAchin Gupta  * Redistributions in binary form must reproduce the above copyright notice,
114f6ad66aSAchin Gupta  * this list of conditions and the following disclaimer in the documentation
124f6ad66aSAchin Gupta  * and/or other materials provided with the distribution.
134f6ad66aSAchin Gupta  *
144f6ad66aSAchin Gupta  * Neither the name of ARM nor the names of its contributors may be used
154f6ad66aSAchin Gupta  * to endorse or promote products derived from this software without specific
164f6ad66aSAchin Gupta  * prior written permission.
174f6ad66aSAchin Gupta  *
184f6ad66aSAchin Gupta  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
194f6ad66aSAchin Gupta  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
204f6ad66aSAchin Gupta  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
214f6ad66aSAchin Gupta  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
224f6ad66aSAchin Gupta  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
234f6ad66aSAchin Gupta  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
244f6ad66aSAchin Gupta  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
254f6ad66aSAchin Gupta  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
264f6ad66aSAchin Gupta  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
274f6ad66aSAchin Gupta  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
284f6ad66aSAchin Gupta  * POSSIBILITY OF SUCH DAMAGE.
294f6ad66aSAchin Gupta  */
304f6ad66aSAchin Gupta 
314f6ad66aSAchin Gupta #include <arch_helpers.h>
324f6ad66aSAchin Gupta #include <platform.h>
334f6ad66aSAchin Gupta #include <assert.h>
344f6ad66aSAchin Gupta 
354f6ad66aSAchin Gupta /*******************************************************************************
364f6ad66aSAchin Gupta  * Function that does the first bit of architectural setup that affects
374f6ad66aSAchin Gupta  * execution in the non-secure address space.
384f6ad66aSAchin Gupta  ******************************************************************************/
394f6ad66aSAchin Gupta void bl1_arch_setup(void)
404f6ad66aSAchin Gupta {
414f6ad66aSAchin Gupta 	unsigned long tmp_reg = 0;
424f6ad66aSAchin Gupta 	unsigned int counter_base_frequency;
434f6ad66aSAchin Gupta 
444f6ad66aSAchin Gupta 	/* Enable alignment checks and set the exception endianess to LE */
454f6ad66aSAchin Gupta 	tmp_reg = read_sctlr();
464f6ad66aSAchin Gupta 	tmp_reg |= (SCTLR_A_BIT | SCTLR_SA_BIT);
474f6ad66aSAchin Gupta 	tmp_reg &= ~SCTLR_EE_BIT;
484f6ad66aSAchin Gupta 	write_sctlr(tmp_reg);
494f6ad66aSAchin Gupta 
504f6ad66aSAchin Gupta 	/*
51*3738274dSSandrine Bailleux 	 * Enable HVCs, route FIQs to EL3, set the next EL to be AArch64, route
52*3738274dSSandrine Bailleux 	 * external abort and SError interrupts to EL3
534f6ad66aSAchin Gupta 	 */
54*3738274dSSandrine Bailleux 	tmp_reg = SCR_RES1_BITS | SCR_RW_BIT | SCR_HCE_BIT | SCR_EA_BIT |
55*3738274dSSandrine Bailleux 		  SCR_FIQ_BIT;
564f6ad66aSAchin Gupta 	write_scr(tmp_reg);
574f6ad66aSAchin Gupta 
58*3738274dSSandrine Bailleux 	/*
59*3738274dSSandrine Bailleux 	 * Enable SError and Debug exceptions
60*3738274dSSandrine Bailleux 	 */
61*3738274dSSandrine Bailleux 	enable_serror();
62*3738274dSSandrine Bailleux 	enable_debug_exceptions();
63*3738274dSSandrine Bailleux 
644f6ad66aSAchin Gupta 	/* Do not trap coprocessor accesses from lower ELs to EL3 */
654f6ad66aSAchin Gupta 	write_cptr_el3(0);
664f6ad66aSAchin Gupta 
674f6ad66aSAchin Gupta 	/* Read the frequency from Frequency modes table */
684f6ad66aSAchin Gupta 	counter_base_frequency = mmio_read_32(SYS_CNTCTL_BASE + CNTFID_OFF);
694f6ad66aSAchin Gupta 	/* The first entry of the frequency modes table must not be 0 */
704f6ad66aSAchin Gupta 	assert(counter_base_frequency != 0);
714f6ad66aSAchin Gupta 
724f6ad66aSAchin Gupta 	/* Program the counter frequency */
734f6ad66aSAchin Gupta 	write_cntfrq_el0(counter_base_frequency);
744f6ad66aSAchin Gupta 	return;
754f6ad66aSAchin Gupta }
764f6ad66aSAchin Gupta 
774f6ad66aSAchin Gupta /*******************************************************************************
784f6ad66aSAchin Gupta  * Set the Secure EL1 required architectural state
794f6ad66aSAchin Gupta  ******************************************************************************/
804f6ad66aSAchin Gupta void bl1_arch_next_el_setup(void) {
814f6ad66aSAchin Gupta 	unsigned long current_sctlr, next_sctlr;
824f6ad66aSAchin Gupta 
834f6ad66aSAchin Gupta 	/* Use the same endianness than the current BL */
844f6ad66aSAchin Gupta 	current_sctlr = read_sctlr();
854f6ad66aSAchin Gupta 	next_sctlr = (current_sctlr & SCTLR_EE_BIT);
864f6ad66aSAchin Gupta 
874f6ad66aSAchin Gupta 	/* Set SCTLR Secure EL1 */
884f6ad66aSAchin Gupta 	next_sctlr |= SCTLR_EL1_RES1;
894f6ad66aSAchin Gupta 
904f6ad66aSAchin Gupta 	write_sctlr_el1(next_sctlr);
914f6ad66aSAchin Gupta }
92