xref: /rk3399_ARM-atf/bl1/aarch32/bl1_context_mgmt.c (revision fabf3017cfbd37d19563b4cb4c3204f09785397b)
1f3b4914bSYatharth Kochar /*
2f3b4914bSYatharth Kochar  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3f3b4914bSYatharth Kochar  *
4f3b4914bSYatharth Kochar  * Redistribution and use in source and binary forms, with or without
5f3b4914bSYatharth Kochar  * modification, are permitted provided that the following conditions are met:
6f3b4914bSYatharth Kochar  *
7f3b4914bSYatharth Kochar  * Redistributions of source code must retain the above copyright notice, this
8f3b4914bSYatharth Kochar  * list of conditions and the following disclaimer.
9f3b4914bSYatharth Kochar  *
10f3b4914bSYatharth Kochar  * Redistributions in binary form must reproduce the above copyright notice,
11f3b4914bSYatharth Kochar  * this list of conditions and the following disclaimer in the documentation
12f3b4914bSYatharth Kochar  * and/or other materials provided with the distribution.
13f3b4914bSYatharth Kochar  *
14f3b4914bSYatharth Kochar  * Neither the name of ARM nor the names of its contributors may be used
15f3b4914bSYatharth Kochar  * to endorse or promote products derived from this software without specific
16f3b4914bSYatharth Kochar  * prior written permission.
17f3b4914bSYatharth Kochar  *
18f3b4914bSYatharth Kochar  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19f3b4914bSYatharth Kochar  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20f3b4914bSYatharth Kochar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21f3b4914bSYatharth Kochar  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22f3b4914bSYatharth Kochar  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23f3b4914bSYatharth Kochar  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24f3b4914bSYatharth Kochar  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25f3b4914bSYatharth Kochar  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26f3b4914bSYatharth Kochar  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27f3b4914bSYatharth Kochar  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28f3b4914bSYatharth Kochar  * POSSIBILITY OF SUCH DAMAGE.
29f3b4914bSYatharth Kochar  */
30f3b4914bSYatharth Kochar 
31f3b4914bSYatharth Kochar #include <arch_helpers.h>
32f3b4914bSYatharth Kochar #include <assert.h>
33f3b4914bSYatharth Kochar #include <context.h>
34f3b4914bSYatharth Kochar #include <context_mgmt.h>
35f3b4914bSYatharth Kochar #include <debug.h>
36f3b4914bSYatharth Kochar #include <platform.h>
37f3b4914bSYatharth Kochar #include <smcc_helpers.h>
38f3b4914bSYatharth Kochar 
39f3b4914bSYatharth Kochar /*
40f3b4914bSYatharth Kochar  * Following arrays will be used for context management.
41f3b4914bSYatharth Kochar  * There are 2 instances, for the Secure and Non-Secure contexts.
42f3b4914bSYatharth Kochar  */
43f3b4914bSYatharth Kochar static cpu_context_t bl1_cpu_context[2];
44f3b4914bSYatharth Kochar static smc_ctx_t bl1_smc_context[2];
45f3b4914bSYatharth Kochar 
46f3b4914bSYatharth Kochar /* Following contains the next cpu context pointer. */
47f3b4914bSYatharth Kochar static void *bl1_next_cpu_context_ptr;
48f3b4914bSYatharth Kochar 
49f3b4914bSYatharth Kochar /* Following contains the next smc context pointer. */
50f3b4914bSYatharth Kochar static void *bl1_next_smc_context_ptr;
51f3b4914bSYatharth Kochar 
52f3b4914bSYatharth Kochar /* Following functions are used for SMC context handling */
53f3b4914bSYatharth Kochar void *smc_get_ctx(int security_state)
54f3b4914bSYatharth Kochar {
55f3b4914bSYatharth Kochar 	assert(sec_state_is_valid(security_state));
56f3b4914bSYatharth Kochar 	return &bl1_smc_context[security_state];
57f3b4914bSYatharth Kochar }
58f3b4914bSYatharth Kochar 
59f3b4914bSYatharth Kochar void smc_set_next_ctx(int security_state)
60f3b4914bSYatharth Kochar {
61f3b4914bSYatharth Kochar 	assert(sec_state_is_valid(security_state));
62f3b4914bSYatharth Kochar 	bl1_next_smc_context_ptr = &bl1_smc_context[security_state];
63f3b4914bSYatharth Kochar }
64f3b4914bSYatharth Kochar 
65f3b4914bSYatharth Kochar void *smc_get_next_ctx(void)
66f3b4914bSYatharth Kochar {
67f3b4914bSYatharth Kochar 	return bl1_next_smc_context_ptr;
68f3b4914bSYatharth Kochar }
69f3b4914bSYatharth Kochar 
70f3b4914bSYatharth Kochar /* Following functions are used for CPU context handling */
71f3b4914bSYatharth Kochar void *cm_get_context(uint32_t security_state)
72f3b4914bSYatharth Kochar {
73f3b4914bSYatharth Kochar 	assert(sec_state_is_valid(security_state));
74f3b4914bSYatharth Kochar 	return &bl1_cpu_context[security_state];
75f3b4914bSYatharth Kochar }
76f3b4914bSYatharth Kochar 
77f3b4914bSYatharth Kochar void cm_set_next_context(void *cpu_context)
78f3b4914bSYatharth Kochar {
79f3b4914bSYatharth Kochar 	assert(cpu_context);
80f3b4914bSYatharth Kochar 	bl1_next_cpu_context_ptr = cpu_context;
81f3b4914bSYatharth Kochar }
82f3b4914bSYatharth Kochar 
83f3b4914bSYatharth Kochar void *cm_get_next_context(void)
84f3b4914bSYatharth Kochar {
85f3b4914bSYatharth Kochar 	return bl1_next_cpu_context_ptr;
86f3b4914bSYatharth Kochar }
87f3b4914bSYatharth Kochar 
88f3b4914bSYatharth Kochar /*******************************************************************************
89f3b4914bSYatharth Kochar  * Following function copies GP regs r0-r4, lr and spsr,
90f3b4914bSYatharth Kochar  * from the CPU context to the SMC context structures.
91f3b4914bSYatharth Kochar  ******************************************************************************/
92f3b4914bSYatharth Kochar static void copy_cpu_ctx_to_smc_ctx(const regs_t *cpu_reg_ctx,
93f3b4914bSYatharth Kochar 		smc_ctx_t *next_smc_ctx)
94f3b4914bSYatharth Kochar {
95f3b4914bSYatharth Kochar 	next_smc_ctx->r0 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R0);
96f3b4914bSYatharth Kochar 	next_smc_ctx->r1 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R1);
97f3b4914bSYatharth Kochar 	next_smc_ctx->r2 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R2);
98f3b4914bSYatharth Kochar 	next_smc_ctx->r3 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R3);
99f3b4914bSYatharth Kochar 	next_smc_ctx->lr_mon = read_ctx_reg(cpu_reg_ctx, CTX_LR);
100f3b4914bSYatharth Kochar 	next_smc_ctx->spsr_mon = read_ctx_reg(cpu_reg_ctx, CTX_SPSR);
101f3b4914bSYatharth Kochar }
102f3b4914bSYatharth Kochar 
103f3b4914bSYatharth Kochar /*******************************************************************************
104f3b4914bSYatharth Kochar  * Following function flushes the SMC & CPU context pointer and its data.
105f3b4914bSYatharth Kochar  ******************************************************************************/
106f3b4914bSYatharth Kochar static void flush_smc_and_cpu_ctx(void)
107f3b4914bSYatharth Kochar {
108f3b4914bSYatharth Kochar 	flush_dcache_range((uintptr_t)&bl1_next_smc_context_ptr,
109f3b4914bSYatharth Kochar 		sizeof(bl1_next_smc_context_ptr));
110f3b4914bSYatharth Kochar 	flush_dcache_range((uintptr_t)bl1_next_smc_context_ptr,
111f3b4914bSYatharth Kochar 		sizeof(smc_ctx_t));
112f3b4914bSYatharth Kochar 
113f3b4914bSYatharth Kochar 	flush_dcache_range((uintptr_t)&bl1_next_cpu_context_ptr,
114f3b4914bSYatharth Kochar 		sizeof(bl1_next_cpu_context_ptr));
115f3b4914bSYatharth Kochar 	flush_dcache_range((uintptr_t)bl1_next_cpu_context_ptr,
116f3b4914bSYatharth Kochar 		sizeof(cpu_context_t));
117f3b4914bSYatharth Kochar }
118f3b4914bSYatharth Kochar 
119f3b4914bSYatharth Kochar /*******************************************************************************
120f3b4914bSYatharth Kochar  * This function prepares the context for Secure/Normal world images.
121f3b4914bSYatharth Kochar  * Normal world images are transitioned to HYP(if supported) else SVC.
122f3b4914bSYatharth Kochar  ******************************************************************************/
123f3b4914bSYatharth Kochar void bl1_prepare_next_image(unsigned int image_id)
124f3b4914bSYatharth Kochar {
125f3b4914bSYatharth Kochar 	unsigned int security_state;
126f3b4914bSYatharth Kochar 	image_desc_t *image_desc;
127f3b4914bSYatharth Kochar 	entry_point_info_t *next_bl_ep;
128f3b4914bSYatharth Kochar 
129f3b4914bSYatharth Kochar 	/* Get the image descriptor. */
130f3b4914bSYatharth Kochar 	image_desc = bl1_plat_get_image_desc(image_id);
131f3b4914bSYatharth Kochar 	assert(image_desc);
132f3b4914bSYatharth Kochar 
133f3b4914bSYatharth Kochar 	/* Get the entry point info. */
134f3b4914bSYatharth Kochar 	next_bl_ep = &image_desc->ep_info;
135f3b4914bSYatharth Kochar 
136f3b4914bSYatharth Kochar 	/* Get the image security state. */
137f3b4914bSYatharth Kochar 	security_state = GET_SECURITY_STATE(next_bl_ep->h.attr);
138f3b4914bSYatharth Kochar 
139f3b4914bSYatharth Kochar 	/* Prepare the SPSR for the next BL image. */
140f3b4914bSYatharth Kochar 	if (security_state == SECURE) {
141f3b4914bSYatharth Kochar 		next_bl_ep->spsr = SPSR_MODE32(MODE32_svc, SPSR_T_ARM,
142f3b4914bSYatharth Kochar 			SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
143f3b4914bSYatharth Kochar 	} else {
144f3b4914bSYatharth Kochar 		/* Use HYP mode if supported else use SVC. */
145*fabf3017SYatharth Kochar 		if (GET_VIRT_EXT(read_id_pfr1())) {
146f3b4914bSYatharth Kochar 			next_bl_ep->spsr = SPSR_MODE32(MODE32_hyp, SPSR_T_ARM,
147f3b4914bSYatharth Kochar 				SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
148f3b4914bSYatharth Kochar 		} else {
149f3b4914bSYatharth Kochar 			next_bl_ep->spsr = SPSR_MODE32(MODE32_svc, SPSR_T_ARM,
150f3b4914bSYatharth Kochar 				SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
151f3b4914bSYatharth Kochar 		}
152f3b4914bSYatharth Kochar 	}
153f3b4914bSYatharth Kochar 
154f3b4914bSYatharth Kochar 	/* Allow platform to make change */
155f3b4914bSYatharth Kochar 	bl1_plat_set_ep_info(image_id, next_bl_ep);
156f3b4914bSYatharth Kochar 
157f3b4914bSYatharth Kochar 	/* Prepare the cpu context for the next BL image. */
158f3b4914bSYatharth Kochar 	cm_init_my_context(next_bl_ep);
159f3b4914bSYatharth Kochar 	cm_prepare_el3_exit(security_state);
160f3b4914bSYatharth Kochar 	cm_set_next_context(cm_get_context(security_state));
161f3b4914bSYatharth Kochar 
162f3b4914bSYatharth Kochar 	/* Prepare the smc context for the next BL image. */
163f3b4914bSYatharth Kochar 	smc_set_next_ctx(security_state);
164f3b4914bSYatharth Kochar 	copy_cpu_ctx_to_smc_ctx(get_regs_ctx(cm_get_next_context()),
165f3b4914bSYatharth Kochar 		smc_get_next_ctx());
166f3b4914bSYatharth Kochar 
167f3b4914bSYatharth Kochar 	/*
168f3b4914bSYatharth Kochar 	 * Flush the SMC & CPU context and the (next)pointers,
169f3b4914bSYatharth Kochar 	 * to access them after caches are disabled.
170f3b4914bSYatharth Kochar 	 */
171f3b4914bSYatharth Kochar 	flush_smc_and_cpu_ctx();
172f3b4914bSYatharth Kochar 
173f3b4914bSYatharth Kochar 	/* Indicate that image is in execution state. */
174f3b4914bSYatharth Kochar 	image_desc->state = IMAGE_STATE_EXECUTED;
175f3b4914bSYatharth Kochar 
176f3b4914bSYatharth Kochar 	print_entry_point_info(next_bl_ep);
177f3b4914bSYatharth Kochar }
178