xref: /rk3399_ARM-atf/bl1/aarch32/bl1_context_mgmt.c (revision c04d59cf379c679b2272d669ac0b337e407470a8)
1f3b4914bSYatharth Kochar /*
2f3b4914bSYatharth Kochar  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3f3b4914bSYatharth Kochar  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5f3b4914bSYatharth Kochar  */
6f3b4914bSYatharth Kochar 
7f3b4914bSYatharth Kochar #include <arch_helpers.h>
8f3b4914bSYatharth Kochar #include <assert.h>
9f3b4914bSYatharth Kochar #include <context.h>
10f3b4914bSYatharth Kochar #include <context_mgmt.h>
11f3b4914bSYatharth Kochar #include <debug.h>
12f3b4914bSYatharth Kochar #include <platform.h>
13f3b4914bSYatharth Kochar #include <smcc_helpers.h>
14*c04d59cfSEtienne Carriere #include "../bl1_private.h"
15f3b4914bSYatharth Kochar 
16f3b4914bSYatharth Kochar /*
17f3b4914bSYatharth Kochar  * Following arrays will be used for context management.
18f3b4914bSYatharth Kochar  * There are 2 instances, for the Secure and Non-Secure contexts.
19f3b4914bSYatharth Kochar  */
20f3b4914bSYatharth Kochar static cpu_context_t bl1_cpu_context[2];
21f3b4914bSYatharth Kochar static smc_ctx_t bl1_smc_context[2];
22f3b4914bSYatharth Kochar 
23f3b4914bSYatharth Kochar /* Following contains the next cpu context pointer. */
24f3b4914bSYatharth Kochar static void *bl1_next_cpu_context_ptr;
25f3b4914bSYatharth Kochar 
26f3b4914bSYatharth Kochar /* Following contains the next smc context pointer. */
27f3b4914bSYatharth Kochar static void *bl1_next_smc_context_ptr;
28f3b4914bSYatharth Kochar 
29f3b4914bSYatharth Kochar /* Following functions are used for SMC context handling */
3055074083SEtienne Carriere void *smc_get_ctx(unsigned int security_state)
31f3b4914bSYatharth Kochar {
32f3b4914bSYatharth Kochar 	assert(sec_state_is_valid(security_state));
33f3b4914bSYatharth Kochar 	return &bl1_smc_context[security_state];
34f3b4914bSYatharth Kochar }
35f3b4914bSYatharth Kochar 
3655074083SEtienne Carriere void smc_set_next_ctx(unsigned int security_state)
37f3b4914bSYatharth Kochar {
38f3b4914bSYatharth Kochar 	assert(sec_state_is_valid(security_state));
39f3b4914bSYatharth Kochar 	bl1_next_smc_context_ptr = &bl1_smc_context[security_state];
40f3b4914bSYatharth Kochar }
41f3b4914bSYatharth Kochar 
42f3b4914bSYatharth Kochar void *smc_get_next_ctx(void)
43f3b4914bSYatharth Kochar {
44f3b4914bSYatharth Kochar 	return bl1_next_smc_context_ptr;
45f3b4914bSYatharth Kochar }
46f3b4914bSYatharth Kochar 
47f3b4914bSYatharth Kochar /* Following functions are used for CPU context handling */
48f3b4914bSYatharth Kochar void *cm_get_context(uint32_t security_state)
49f3b4914bSYatharth Kochar {
50f3b4914bSYatharth Kochar 	assert(sec_state_is_valid(security_state));
51f3b4914bSYatharth Kochar 	return &bl1_cpu_context[security_state];
52f3b4914bSYatharth Kochar }
53f3b4914bSYatharth Kochar 
54f3b4914bSYatharth Kochar void cm_set_next_context(void *cpu_context)
55f3b4914bSYatharth Kochar {
56f3b4914bSYatharth Kochar 	assert(cpu_context);
57f3b4914bSYatharth Kochar 	bl1_next_cpu_context_ptr = cpu_context;
58f3b4914bSYatharth Kochar }
59f3b4914bSYatharth Kochar 
60f3b4914bSYatharth Kochar void *cm_get_next_context(void)
61f3b4914bSYatharth Kochar {
62f3b4914bSYatharth Kochar 	return bl1_next_cpu_context_ptr;
63f3b4914bSYatharth Kochar }
64f3b4914bSYatharth Kochar 
65f3b4914bSYatharth Kochar /*******************************************************************************
66f3b4914bSYatharth Kochar  * Following function copies GP regs r0-r4, lr and spsr,
67f3b4914bSYatharth Kochar  * from the CPU context to the SMC context structures.
68f3b4914bSYatharth Kochar  ******************************************************************************/
69f3b4914bSYatharth Kochar static void copy_cpu_ctx_to_smc_ctx(const regs_t *cpu_reg_ctx,
70f3b4914bSYatharth Kochar 		smc_ctx_t *next_smc_ctx)
71f3b4914bSYatharth Kochar {
72f3b4914bSYatharth Kochar 	next_smc_ctx->r0 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R0);
73f3b4914bSYatharth Kochar 	next_smc_ctx->r1 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R1);
74f3b4914bSYatharth Kochar 	next_smc_ctx->r2 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R2);
75f3b4914bSYatharth Kochar 	next_smc_ctx->r3 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R3);
76f3b4914bSYatharth Kochar 	next_smc_ctx->lr_mon = read_ctx_reg(cpu_reg_ctx, CTX_LR);
77f3b4914bSYatharth Kochar 	next_smc_ctx->spsr_mon = read_ctx_reg(cpu_reg_ctx, CTX_SPSR);
78b6285d64SSoby Mathew 	next_smc_ctx->scr = read_ctx_reg(cpu_reg_ctx, CTX_SCR);
79f3b4914bSYatharth Kochar }
80f3b4914bSYatharth Kochar 
81f3b4914bSYatharth Kochar /*******************************************************************************
82f3b4914bSYatharth Kochar  * Following function flushes the SMC & CPU context pointer and its data.
83f3b4914bSYatharth Kochar  ******************************************************************************/
84f3b4914bSYatharth Kochar static void flush_smc_and_cpu_ctx(void)
85f3b4914bSYatharth Kochar {
86f3b4914bSYatharth Kochar 	flush_dcache_range((uintptr_t)&bl1_next_smc_context_ptr,
87f3b4914bSYatharth Kochar 		sizeof(bl1_next_smc_context_ptr));
88f3b4914bSYatharth Kochar 	flush_dcache_range((uintptr_t)bl1_next_smc_context_ptr,
89f3b4914bSYatharth Kochar 		sizeof(smc_ctx_t));
90f3b4914bSYatharth Kochar 
91f3b4914bSYatharth Kochar 	flush_dcache_range((uintptr_t)&bl1_next_cpu_context_ptr,
92f3b4914bSYatharth Kochar 		sizeof(bl1_next_cpu_context_ptr));
93f3b4914bSYatharth Kochar 	flush_dcache_range((uintptr_t)bl1_next_cpu_context_ptr,
94f3b4914bSYatharth Kochar 		sizeof(cpu_context_t));
95f3b4914bSYatharth Kochar }
96f3b4914bSYatharth Kochar 
97f3b4914bSYatharth Kochar /*******************************************************************************
98f3b4914bSYatharth Kochar  * This function prepares the context for Secure/Normal world images.
99f3b4914bSYatharth Kochar  * Normal world images are transitioned to HYP(if supported) else SVC.
100f3b4914bSYatharth Kochar  ******************************************************************************/
101f3b4914bSYatharth Kochar void bl1_prepare_next_image(unsigned int image_id)
102f3b4914bSYatharth Kochar {
103f3b4914bSYatharth Kochar 	unsigned int security_state;
104f3b4914bSYatharth Kochar 	image_desc_t *image_desc;
105f3b4914bSYatharth Kochar 	entry_point_info_t *next_bl_ep;
106f3b4914bSYatharth Kochar 
107f3b4914bSYatharth Kochar 	/* Get the image descriptor. */
108f3b4914bSYatharth Kochar 	image_desc = bl1_plat_get_image_desc(image_id);
109f3b4914bSYatharth Kochar 	assert(image_desc);
110f3b4914bSYatharth Kochar 
111f3b4914bSYatharth Kochar 	/* Get the entry point info. */
112f3b4914bSYatharth Kochar 	next_bl_ep = &image_desc->ep_info;
113f3b4914bSYatharth Kochar 
114f3b4914bSYatharth Kochar 	/* Get the image security state. */
115f3b4914bSYatharth Kochar 	security_state = GET_SECURITY_STATE(next_bl_ep->h.attr);
116f3b4914bSYatharth Kochar 
117f3b4914bSYatharth Kochar 	/* Prepare the SPSR for the next BL image. */
118f3b4914bSYatharth Kochar 	if (security_state == SECURE) {
119f3b4914bSYatharth Kochar 		next_bl_ep->spsr = SPSR_MODE32(MODE32_svc, SPSR_T_ARM,
120f3b4914bSYatharth Kochar 			SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
121f3b4914bSYatharth Kochar 	} else {
122f3b4914bSYatharth Kochar 		/* Use HYP mode if supported else use SVC. */
123fabf3017SYatharth Kochar 		if (GET_VIRT_EXT(read_id_pfr1())) {
124f3b4914bSYatharth Kochar 			next_bl_ep->spsr = SPSR_MODE32(MODE32_hyp, SPSR_T_ARM,
125f3b4914bSYatharth Kochar 				SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
126f3b4914bSYatharth Kochar 		} else {
127f3b4914bSYatharth Kochar 			next_bl_ep->spsr = SPSR_MODE32(MODE32_svc, SPSR_T_ARM,
128f3b4914bSYatharth Kochar 				SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
129f3b4914bSYatharth Kochar 		}
130f3b4914bSYatharth Kochar 	}
131f3b4914bSYatharth Kochar 
132f3b4914bSYatharth Kochar 	/* Allow platform to make change */
133f3b4914bSYatharth Kochar 	bl1_plat_set_ep_info(image_id, next_bl_ep);
134f3b4914bSYatharth Kochar 
135f3b4914bSYatharth Kochar 	/* Prepare the cpu context for the next BL image. */
136f3b4914bSYatharth Kochar 	cm_init_my_context(next_bl_ep);
137f3b4914bSYatharth Kochar 	cm_prepare_el3_exit(security_state);
138f3b4914bSYatharth Kochar 	cm_set_next_context(cm_get_context(security_state));
139f3b4914bSYatharth Kochar 
140f3b4914bSYatharth Kochar 	/* Prepare the smc context for the next BL image. */
141f3b4914bSYatharth Kochar 	smc_set_next_ctx(security_state);
142f3b4914bSYatharth Kochar 	copy_cpu_ctx_to_smc_ctx(get_regs_ctx(cm_get_next_context()),
143f3b4914bSYatharth Kochar 		smc_get_next_ctx());
144f3b4914bSYatharth Kochar 
145f3b4914bSYatharth Kochar 	/*
146b6285d64SSoby Mathew 	 * If the next image is non-secure, then we need to program the banked
147b6285d64SSoby Mathew 	 * non secure sctlr. This is not required when the next image is secure
148b6285d64SSoby Mathew 	 * because in AArch32, we expect the secure world to have the same
149b6285d64SSoby Mathew 	 * SCTLR settings.
150b6285d64SSoby Mathew 	 */
151b6285d64SSoby Mathew 	if (security_state == NON_SECURE) {
152b6285d64SSoby Mathew 		cpu_context_t *ctx = cm_get_context(security_state);
153b6285d64SSoby Mathew 		u_register_t ns_sctlr;
154b6285d64SSoby Mathew 
155b6285d64SSoby Mathew 		/* Temporarily set the NS bit to access NS SCTLR */
156b6285d64SSoby Mathew 		write_scr(read_scr() | SCR_NS_BIT);
157b6285d64SSoby Mathew 		isb();
158b6285d64SSoby Mathew 
159b6285d64SSoby Mathew 		ns_sctlr = read_ctx_reg(get_regs_ctx(ctx), CTX_NS_SCTLR);
160b6285d64SSoby Mathew 		write_sctlr(ns_sctlr);
161b6285d64SSoby Mathew 		isb();
162b6285d64SSoby Mathew 
163b6285d64SSoby Mathew 		write_scr(read_scr() & ~SCR_NS_BIT);
164b6285d64SSoby Mathew 		isb();
165b6285d64SSoby Mathew 	}
166b6285d64SSoby Mathew 
167b6285d64SSoby Mathew 	/*
168f3b4914bSYatharth Kochar 	 * Flush the SMC & CPU context and the (next)pointers,
169f3b4914bSYatharth Kochar 	 * to access them after caches are disabled.
170f3b4914bSYatharth Kochar 	 */
171f3b4914bSYatharth Kochar 	flush_smc_and_cpu_ctx();
172f3b4914bSYatharth Kochar 
173f3b4914bSYatharth Kochar 	/* Indicate that image is in execution state. */
174f3b4914bSYatharth Kochar 	image_desc->state = IMAGE_STATE_EXECUTED;
175f3b4914bSYatharth Kochar 
176f3b4914bSYatharth Kochar 	print_entry_point_info(next_bl_ep);
177f3b4914bSYatharth Kochar }
178