11bb92983SJerome Forissier /* SPDX-License-Identifier: (BSD-2-Clause AND BSD-3-Clause) */
25d1638f3SJens Wiklander /*
35d1638f3SJens Wiklander * Copyright (c) 2015, Linaro Limited
45d1638f3SJens Wiklander * All rights reserved.
55d1638f3SJens Wiklander *
65d1638f3SJens Wiklander * Redistribution and use in source and binary forms, with or without
75d1638f3SJens Wiklander * modification, are permitted provided that the following conditions are met:
85d1638f3SJens Wiklander *
95d1638f3SJens Wiklander * 1. Redistributions of source code must retain the above copyright notice,
105d1638f3SJens Wiklander * this list of conditions and the following disclaimer.
115d1638f3SJens Wiklander *
125d1638f3SJens Wiklander * 2. Redistributions in binary form must reproduce the above copyright notice,
135d1638f3SJens Wiklander * this list of conditions and the following disclaimer in the documentation
145d1638f3SJens Wiklander * and/or other materials provided with the distribution.
155d1638f3SJens Wiklander *
165d1638f3SJens Wiklander * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
175d1638f3SJens Wiklander * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
185d1638f3SJens Wiklander * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
195d1638f3SJens Wiklander * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
205d1638f3SJens Wiklander * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
215d1638f3SJens Wiklander * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
225d1638f3SJens Wiklander * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
235d1638f3SJens Wiklander * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
245d1638f3SJens Wiklander * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
255d1638f3SJens Wiklander * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
265d1638f3SJens Wiklander * POSSIBILITY OF SUCH DAMAGE.
275d1638f3SJens Wiklander */
285d1638f3SJens Wiklander /*
295d1638f3SJens Wiklander * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
305d1638f3SJens Wiklander *
315d1638f3SJens Wiklander * Redistribution and use in source and binary forms, with or without
325d1638f3SJens Wiklander * modification, are permitted provided that the following conditions are met:
335d1638f3SJens Wiklander *
345d1638f3SJens Wiklander * Redistributions of source code must retain the above copyright notice, this
355d1638f3SJens Wiklander * list of conditions and the following disclaimer.
365d1638f3SJens Wiklander *
375d1638f3SJens Wiklander * Redistributions in binary form must reproduce the above copyright notice,
385d1638f3SJens Wiklander * this list of conditions and the following disclaimer in the documentation
395d1638f3SJens Wiklander * and/or other materials provided with the distribution.
405d1638f3SJens Wiklander *
415d1638f3SJens Wiklander * Neither the name of ARM nor the names of its contributors may be used
425d1638f3SJens Wiklander * to endorse or promote products derived from this software without specific
435d1638f3SJens Wiklander * prior written permission.
445d1638f3SJens Wiklander *
455d1638f3SJens Wiklander * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
465d1638f3SJens Wiklander * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
475d1638f3SJens Wiklander * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
485d1638f3SJens Wiklander * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
495d1638f3SJens Wiklander * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
505d1638f3SJens Wiklander * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
515d1638f3SJens Wiklander * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
525d1638f3SJens Wiklander * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
535d1638f3SJens Wiklander * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
545d1638f3SJens Wiklander * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
555d1638f3SJens Wiklander * POSSIBILITY OF SUCH DAMAGE.
565d1638f3SJens Wiklander */
575d1638f3SJens Wiklander
585d1638f3SJens Wiklander #ifndef __DRIVERS_TZC400_H
595d1638f3SJens Wiklander #define __DRIVERS_TZC400_H
605d1638f3SJens Wiklander
615d1638f3SJens Wiklander #include <stdint.h>
625d1638f3SJens Wiklander #include <types_ext.h>
635d1638f3SJens Wiklander #include <trace_levels.h>
64ce7cb5fdSEtienne Carriere #include <tee_api_types.h>
65*b4bfc9a9SJens Wiklander #include <util.h>
665d1638f3SJens Wiklander
67*b4bfc9a9SJens Wiklander #define TZC400_REG_SIZE U(0x1000)
685d1638f3SJens Wiklander
69*b4bfc9a9SJens Wiklander #define BUILD_CONFIG_OFF U(0x000)
70*b4bfc9a9SJens Wiklander #define ACTION_OFF U(0x004)
71*b4bfc9a9SJens Wiklander #define GATE_KEEPER_OFF U(0x008)
72*b4bfc9a9SJens Wiklander #define SPECULATION_CTRL_OFF U(0x00c)
73*b4bfc9a9SJens Wiklander #define INT_STATUS U(0x010)
74*b4bfc9a9SJens Wiklander #define INT_CLEAR U(0x014)
755d1638f3SJens Wiklander
76*b4bfc9a9SJens Wiklander #define FAIL_ADDRESS_LOW_OFF U(0x020)
77*b4bfc9a9SJens Wiklander #define FAIL_ADDRESS_HIGH_OFF U(0x024)
78*b4bfc9a9SJens Wiklander #define FAIL_CONTROL_OFF U(0x028)
79*b4bfc9a9SJens Wiklander #define FAIL_ID_OFF U(0x02c)
80*b4bfc9a9SJens Wiklander #define FAIL_FILTER_OFF(idx) (U(0x10) * (idx))
81f45362f0SEtienne Carriere
82f45362f0SEtienne Carriere #define FAIL_ADDRESS_LOW(idx) (FAIL_ADDRESS_LOW_OFF + FAIL_FILTER_OFF(idx))
83f45362f0SEtienne Carriere #define FAIL_ADDRESS_HIGH(idx) (FAIL_ADDRESS_HIGH_OFF + FAIL_FILTER_OFF(idx))
84f45362f0SEtienne Carriere #define FAIL_CONTROL(idx) (FAIL_CONTROL_OFF + FAIL_FILTER_OFF(idx))
85f45362f0SEtienne Carriere #define FAIL_ID(idx) (FAIL_ID_OFF + FAIL_FILTER_OFF(idx))
865d1638f3SJens Wiklander
87*b4bfc9a9SJens Wiklander #define REGION_BASE_LOW_OFF U(0x100)
88*b4bfc9a9SJens Wiklander #define REGION_BASE_HIGH_OFF U(0x104)
89*b4bfc9a9SJens Wiklander #define REGION_TOP_LOW_OFF U(0x108)
90*b4bfc9a9SJens Wiklander #define REGION_TOP_HIGH_OFF U(0x10c)
91*b4bfc9a9SJens Wiklander #define REGION_ATTRIBUTES_OFF U(0x110)
92*b4bfc9a9SJens Wiklander #define REGION_ID_ACCESS_OFF U(0x114)
93*b4bfc9a9SJens Wiklander #define REGION_NUM_OFF(region) (U(0x20) * (region))
945d1638f3SJens Wiklander
955d1638f3SJens Wiklander /* ID Registers */
96*b4bfc9a9SJens Wiklander #define PID0_OFF U(0xfe0)
97*b4bfc9a9SJens Wiklander #define PID1_OFF U(0xfe4)
98*b4bfc9a9SJens Wiklander #define PID2_OFF U(0xfe8)
99*b4bfc9a9SJens Wiklander #define PID3_OFF U(0xfec)
100*b4bfc9a9SJens Wiklander #define PID4_OFF U(0xfd0)
101*b4bfc9a9SJens Wiklander #define PID5_OFF U(0xfd4)
102*b4bfc9a9SJens Wiklander #define PID6_OFF U(0xfd8)
103*b4bfc9a9SJens Wiklander #define PID7_OFF U(0xfdc)
104*b4bfc9a9SJens Wiklander #define CID0_OFF U(0xff0)
105*b4bfc9a9SJens Wiklander #define CID1_OFF U(0xff4)
106*b4bfc9a9SJens Wiklander #define CID2_OFF U(0xff8)
107*b4bfc9a9SJens Wiklander #define CID3_OFF U(0xffc)
1085d1638f3SJens Wiklander
109*b4bfc9a9SJens Wiklander #define BUILD_CONFIG_NF_SHIFT U(24)
110*b4bfc9a9SJens Wiklander #define BUILD_CONFIG_NF_MASK U(0x3)
111*b4bfc9a9SJens Wiklander #define BUILD_CONFIG_AW_SHIFT U(8)
112*b4bfc9a9SJens Wiklander #define BUILD_CONFIG_AW_MASK U(0x3f)
113*b4bfc9a9SJens Wiklander #define BUILD_CONFIG_NR_SHIFT U(0)
114*b4bfc9a9SJens Wiklander #define BUILD_CONFIG_NR_MASK U(0x1f)
1155d1638f3SJens Wiklander
1165d1638f3SJens Wiklander /* Not describing the case where regions 1 to 8 overlap */
117*b4bfc9a9SJens Wiklander #define ACTION_RV_SHIFT U(0)
118*b4bfc9a9SJens Wiklander #define ACTION_RV_MASK U(0x3)
119*b4bfc9a9SJens Wiklander #define ACTION_RV_LOWOK U(0x0)
120*b4bfc9a9SJens Wiklander #define ACTION_RV_LOWERR U(0x1)
121*b4bfc9a9SJens Wiklander #define ACTION_RV_HIGHOK U(0x2)
122*b4bfc9a9SJens Wiklander #define ACTION_RV_HIGHERR U(0x3)
1235d1638f3SJens Wiklander
1245d1638f3SJens Wiklander /*
1255d1638f3SJens Wiklander * Number of gate keepers is implementation defined. But we know the max for
1265d1638f3SJens Wiklander * this device is 4. Get implementation details from BUILD_CONFIG.
1275d1638f3SJens Wiklander */
128*b4bfc9a9SJens Wiklander #define GATE_KEEPER_OS_SHIFT U(16)
129*b4bfc9a9SJens Wiklander #define GATE_KEEPER_OS_MASK U(0xf)
130*b4bfc9a9SJens Wiklander #define GATE_KEEPER_OR_SHIFT U(0)
131*b4bfc9a9SJens Wiklander #define GATE_KEEPER_OR_MASK U(0xf)
132*b4bfc9a9SJens Wiklander #define GATE_KEEPER_FILTER_MASK U(0x1)
1335d1638f3SJens Wiklander
1345d1638f3SJens Wiklander /* Speculation is enabled by default. */
1352735636fSJens Wiklander #define SPECULATION_CTRL_WRITE_DISABLE BIT(1)
1362735636fSJens Wiklander #define SPECULATION_CTRL_READ_DISABLE BIT(0)
1375d1638f3SJens Wiklander
1385d1638f3SJens Wiklander /* Max number of filters allowed is 4. */
139*b4bfc9a9SJens Wiklander #define INT_STATUS_OVERLAP_SHIFT U(16)
140*b4bfc9a9SJens Wiklander #define INT_STATUS_OVERLAP_MASK U(0xf)
141*b4bfc9a9SJens Wiklander #define INT_STATUS_OVERRUN_SHIFT U(8)
142*b4bfc9a9SJens Wiklander #define INT_STATUS_OVERRUN_MASK U(0xf)
143*b4bfc9a9SJens Wiklander #define INT_STATUS_STATUS_SHIFT U(0)
144*b4bfc9a9SJens Wiklander #define INT_STATUS_STATUS_MASK U(0xf)
1455d1638f3SJens Wiklander
146*b4bfc9a9SJens Wiklander #define INT_CLEAR_CLEAR_SHIFT U(0)
147*b4bfc9a9SJens Wiklander #define INT_CLEAR_CLEAR_MASK U(0xf)
1485d1638f3SJens Wiklander
149f45362f0SEtienne Carriere /* If set write access, else read access */
150f45362f0SEtienne Carriere #define FAIL_CONTROL_DIRECTION_WRITE BIT(24)
151f45362f0SEtienne Carriere /* If set non-secure access, else secure access */
152f45362f0SEtienne Carriere #define FAIL_CONTROL_NONSECURE BIT(21)
153f45362f0SEtienne Carriere /* If set privileged access, else unprivileged access */
154f45362f0SEtienne Carriere #define FAIL_CONTROL_PRIVILEGED BIT(20)
1555d1638f3SJens Wiklander
1565d1638f3SJens Wiklander /*
1575d1638f3SJens Wiklander * FAIL_ID_ID_MASK depends on AID_WIDTH which is platform specific.
1585d1638f3SJens Wiklander * Platform should provide the value on initialisation.
1595d1638f3SJens Wiklander */
160*b4bfc9a9SJens Wiklander #define FAIL_ID_VNET_SHIFT U(24)
161*b4bfc9a9SJens Wiklander #define FAIL_ID_VNET_MASK U(0xf)
162*b4bfc9a9SJens Wiklander #define FAIL_ID_ID_SHIFT U(0)
1635d1638f3SJens Wiklander
1645d1638f3SJens Wiklander /* Used along with 'enum tzc_region_attributes' below */
165*b4bfc9a9SJens Wiklander #define REG_ATTR_SEC_SHIFT U(30)
166*b4bfc9a9SJens Wiklander #define REG_ATTR_F_EN_SHIFT U(0)
167*b4bfc9a9SJens Wiklander #define REG_ATTR_F_EN_MASK U(0xf)
1682735636fSJens Wiklander #define REG_ATTR_FILTER_BIT(x) SHIFT_U32(BIT(x), REG_ATTR_F_EN_SHIFT)
1692735636fSJens Wiklander #define REG_ATTR_FILTER_BIT_ALL SHIFT_U32(REG_ATTR_F_EN_MASK, \
1705d1638f3SJens Wiklander REG_ATTR_F_EN_SHIFT)
1715d1638f3SJens Wiklander
172*b4bfc9a9SJens Wiklander #define REGION_ID_ACCESS_NSAID_WR_EN_SHIFT U(16)
173*b4bfc9a9SJens Wiklander #define REGION_ID_ACCESS_NSAID_RD_EN_SHIFT U(0)
174*b4bfc9a9SJens Wiklander #define REGION_ID_ACCESS_NSAID_ID_MASK U(0xf)
1755d1638f3SJens Wiklander
1765d1638f3SJens Wiklander
1775d1638f3SJens Wiklander /* Macros for setting Region ID access permissions based on NSAID */
1785d1638f3SJens Wiklander #define TZC_REGION_ACCESS_RD(id) \
1792735636fSJens Wiklander SHIFT_U32(BIT(id & REGION_ID_ACCESS_NSAID_ID_MASK), \
1805d1638f3SJens Wiklander REGION_ID_ACCESS_NSAID_RD_EN_SHIFT)
1815d1638f3SJens Wiklander #define TZC_REGION_ACCESS_WR(id) \
1822735636fSJens Wiklander SHIFT_U32(BIT(id & REGION_ID_ACCESS_NSAID_ID_MASK), \
1835d1638f3SJens Wiklander REGION_ID_ACCESS_NSAID_WR_EN_SHIFT)
1845d1638f3SJens Wiklander #define TZC_REGION_ACCESS_RDWR(id) \
1855d1638f3SJens Wiklander (TZC_REGION_ACCESS_RD(id) | TZC_REGION_ACCESS_WR(id))
1865d1638f3SJens Wiklander
1875d1638f3SJens Wiklander /* Filters are bit mapped 0 to 3. */
188*b4bfc9a9SJens Wiklander #define TZC400_COMPONENT_ID U(0xb105f00d)
1895d1638f3SJens Wiklander
1905d1638f3SJens Wiklander /*******************************************************************************
1915d1638f3SJens Wiklander * Function & variable prototypes
1925d1638f3SJens Wiklander ******************************************************************************/
1935d1638f3SJens Wiklander
1945d1638f3SJens Wiklander /*
1955d1638f3SJens Wiklander * What type of action is expected when an access violation occurs.
1965d1638f3SJens Wiklander * The memory requested is zeroed. But we can also raise and event to
1975d1638f3SJens Wiklander * let the system know it happened.
1985d1638f3SJens Wiklander * We can raise an interrupt(INT) and/or cause an exception(ERR).
1995d1638f3SJens Wiklander * TZC_ACTION_NONE - No interrupt, no Exception
2005d1638f3SJens Wiklander * TZC_ACTION_ERR - No interrupt, raise exception -> sync external
2015d1638f3SJens Wiklander * data abort
2025d1638f3SJens Wiklander * TZC_ACTION_INT - Raise interrupt, no exception
2035d1638f3SJens Wiklander * TZC_ACTION_ERR_INT - Raise interrupt, raise exception -> sync
2045d1638f3SJens Wiklander * external data abort
2055d1638f3SJens Wiklander */
2065d1638f3SJens Wiklander enum tzc_action {
2075d1638f3SJens Wiklander TZC_ACTION_NONE = 0,
2085d1638f3SJens Wiklander TZC_ACTION_ERR = 1,
2095d1638f3SJens Wiklander TZC_ACTION_INT = 2,
2105d1638f3SJens Wiklander TZC_ACTION_ERR_INT = (TZC_ACTION_ERR | TZC_ACTION_INT)
2115d1638f3SJens Wiklander };
2125d1638f3SJens Wiklander
2135d1638f3SJens Wiklander /*
2145d1638f3SJens Wiklander * Controls secure access to a region. If not enabled secure access is not
2155d1638f3SJens Wiklander * allowed to region.
2165d1638f3SJens Wiklander */
2175d1638f3SJens Wiklander enum tzc_region_attributes {
2185d1638f3SJens Wiklander TZC_REGION_S_NONE = 0,
2195d1638f3SJens Wiklander TZC_REGION_S_RD = 1,
2205d1638f3SJens Wiklander TZC_REGION_S_WR = 2,
2215d1638f3SJens Wiklander TZC_REGION_S_RDWR = (TZC_REGION_S_RD | TZC_REGION_S_WR)
2225d1638f3SJens Wiklander };
2235d1638f3SJens Wiklander
224ce7cb5fdSEtienne Carriere struct tzc_region_config {
225ce7cb5fdSEtienne Carriere uint32_t filters;
226ce7cb5fdSEtienne Carriere vaddr_t base;
227ce7cb5fdSEtienne Carriere vaddr_t top;
228ce7cb5fdSEtienne Carriere enum tzc_region_attributes sec_attr;
229ce7cb5fdSEtienne Carriere uint32_t ns_device_access;
230ce7cb5fdSEtienne Carriere };
2315d1638f3SJens Wiklander
2325d1638f3SJens Wiklander void tzc_init(vaddr_t base);
23353fad220SEtienne Carriere void tzc_configure_region(uint8_t region, const struct tzc_region_config *cfg);
234ce7cb5fdSEtienne Carriere TEE_Result tzc_get_region_config(uint8_t region, struct tzc_region_config *cfg);
2355d1638f3SJens Wiklander void tzc_enable_filters(void);
2365d1638f3SJens Wiklander void tzc_disable_filters(void);
2375d1638f3SJens Wiklander void tzc_set_action(enum tzc_action action);
2385d1638f3SJens Wiklander
239f45362f0SEtienne Carriere void tzc_fail_dump(void);
240f45362f0SEtienne Carriere void tzc_int_clear(void);
241f45362f0SEtienne Carriere
2425d1638f3SJens Wiklander #if TRACE_LEVEL >= TRACE_DEBUG
2435d1638f3SJens Wiklander void tzc_dump_state(void);
2445d1638f3SJens Wiklander #else
tzc_dump_state(void)2455d1638f3SJens Wiklander static inline void tzc_dump_state(void)
2465d1638f3SJens Wiklander {
2475d1638f3SJens Wiklander }
2485d1638f3SJens Wiklander #endif
2495d1638f3SJens Wiklander
2505d1638f3SJens Wiklander #endif /* __DRIVERS_TZC400_H */
251