xref: /optee_os/core/include/drivers/stpmic1.h (revision eb5d53139be138b492cfbf5f324308bd381968de)
1c7cf2933SEtienne Carriere /* SPDX-License-Identifier: BSD-3-Clause */
2c7cf2933SEtienne Carriere /*
3c7cf2933SEtienne Carriere  * Copyright (c) 2016-2018, STMicroelectronics - All Rights Reserved
4c7cf2933SEtienne Carriere  */
5c7cf2933SEtienne Carriere 
6c7cf2933SEtienne Carriere #ifndef __STPMIC1_H__
7c7cf2933SEtienne Carriere #define __STPMIC1_H__
8c7cf2933SEtienne Carriere 
9c7cf2933SEtienne Carriere #include <drivers/stm32_i2c.h>
10c7cf2933SEtienne Carriere #include <util.h>
11c7cf2933SEtienne Carriere 
12c7cf2933SEtienne Carriere #define TURN_ON_REG			0x1U
13c7cf2933SEtienne Carriere #define TURN_OFF_REG			0x2U
14c7cf2933SEtienne Carriere #define ICC_LDO_TURN_OFF_REG		0x3U
15c7cf2933SEtienne Carriere #define ICC_BUCK_TURN_OFF_REG		0x4U
16c7cf2933SEtienne Carriere #define RESET_STATUS_REG		0x5U
17c7cf2933SEtienne Carriere #define VERSION_STATUS_REG		0x6U
18c7cf2933SEtienne Carriere #define MAIN_CONTROL_REG		0x10U
19c7cf2933SEtienne Carriere #define PADS_PULL_REG			0x11U
20c7cf2933SEtienne Carriere #define BUCK_PULL_DOWN_REG		0x12U
21c7cf2933SEtienne Carriere #define LDO14_PULL_DOWN_REG		0x13U
22c7cf2933SEtienne Carriere #define LDO56_PULL_DOWN_REG		0x14U
23c7cf2933SEtienne Carriere #define VIN_CONTROL_REG			0x15U
24c7cf2933SEtienne Carriere #define PONKEY_TIMER_REG		0x16U
25c7cf2933SEtienne Carriere #define MASK_RANK_BUCK_REG		0x17U
26c7cf2933SEtienne Carriere #define MASK_RESET_BUCK_REG		0x18U
27c7cf2933SEtienne Carriere #define MASK_RANK_LDO_REG		0x19U
28c7cf2933SEtienne Carriere #define MASK_RESET_LDO_REG		0x1AU
29c7cf2933SEtienne Carriere #define WATCHDOG_CONTROL_REG		0x1BU
30c7cf2933SEtienne Carriere #define WATCHDOG_TIMER_REG		0x1CU
31c7cf2933SEtienne Carriere #define BUCK_ICC_TURNOFF_REG		0x1DU
32c7cf2933SEtienne Carriere #define LDO_ICC_TURNOFF_REG		0x1EU
33c7cf2933SEtienne Carriere #define BUCK_APM_CONTROL_REG		0x1FU
34c7cf2933SEtienne Carriere #define BUCK1_CONTROL_REG		0x20U
35c7cf2933SEtienne Carriere #define BUCK2_CONTROL_REG		0x21U
36c7cf2933SEtienne Carriere #define BUCK3_CONTROL_REG		0x22U
37c7cf2933SEtienne Carriere #define BUCK4_CONTROL_REG		0x23U
38c7cf2933SEtienne Carriere #define VREF_DDR_CONTROL_REG		0x24U
39c7cf2933SEtienne Carriere #define LDO1_CONTROL_REG		0x25U
40c7cf2933SEtienne Carriere #define LDO2_CONTROL_REG		0x26U
41c7cf2933SEtienne Carriere #define LDO3_CONTROL_REG		0x27U
42c7cf2933SEtienne Carriere #define LDO4_CONTROL_REG		0x28U
43c7cf2933SEtienne Carriere #define LDO5_CONTROL_REG		0x29U
44c7cf2933SEtienne Carriere #define LDO6_CONTROL_REG		0x2AU
45c7cf2933SEtienne Carriere #define BUCK1_PWRCTRL_REG		0x30U
46c7cf2933SEtienne Carriere #define BUCK2_PWRCTRL_REG		0x31U
47c7cf2933SEtienne Carriere #define BUCK3_PWRCTRL_REG		0x32U
48c7cf2933SEtienne Carriere #define BUCK4_PWRCTRL_REG		0x33U
49c7cf2933SEtienne Carriere #define VREF_DDR_PWRCTRL_REG		0x34U
50c7cf2933SEtienne Carriere #define LDO1_PWRCTRL_REG		0x35U
51c7cf2933SEtienne Carriere #define LDO2_PWRCTRL_REG		0x36U
52c7cf2933SEtienne Carriere #define LDO3_PWRCTRL_REG		0x37U
53c7cf2933SEtienne Carriere #define LDO4_PWRCTRL_REG		0x38U
54c7cf2933SEtienne Carriere #define LDO5_PWRCTRL_REG		0x39U
55c7cf2933SEtienne Carriere #define LDO6_PWRCTRL_REG		0x3AU
56c7cf2933SEtienne Carriere #define FREQUENCY_SPREADING_REG		0x3BU
57c7cf2933SEtienne Carriere #define USB_CONTROL_REG			0x40U
58c7cf2933SEtienne Carriere #define ITLATCH1_REG			0x50U
59c7cf2933SEtienne Carriere #define ITLATCH2_REG			0x51U
60c7cf2933SEtienne Carriere #define ITLATCH3_REG			0x52U
61c7cf2933SEtienne Carriere #define ITLATCH4_REG			0x53U
62c7cf2933SEtienne Carriere #define ITSETLATCH1_REG			0x60U
63c7cf2933SEtienne Carriere #define ITSETLATCH2_REG			0x61U
64c7cf2933SEtienne Carriere #define ITSETLATCH3_REG			0x62U
65c7cf2933SEtienne Carriere #define ITSETLATCH4_REG			0x63U
66c7cf2933SEtienne Carriere #define ITCLEARLATCH1_REG		0x70U
67c7cf2933SEtienne Carriere #define ITCLEARLATCH2_REG		0x71U
68c7cf2933SEtienne Carriere #define ITCLEARLATCH3_REG		0x72U
69c7cf2933SEtienne Carriere #define ITCLEARLATCH4_REG		0x73U
70c7cf2933SEtienne Carriere #define ITMASK1_REG			0x80U
71c7cf2933SEtienne Carriere #define ITMASK2_REG			0x81U
72c7cf2933SEtienne Carriere #define ITMASK3_REG			0x82U
73c7cf2933SEtienne Carriere #define ITMASK4_REG			0x83U
74c7cf2933SEtienne Carriere #define ITSETMASK1_REG			0x90U
75c7cf2933SEtienne Carriere #define ITSETMASK2_REG			0x91U
76c7cf2933SEtienne Carriere #define ITSETMASK3_REG			0x92U
77c7cf2933SEtienne Carriere #define ITSETMASK4_REG			0x93U
78c7cf2933SEtienne Carriere #define ITCLEARMASK1_REG		0xA0U
79c7cf2933SEtienne Carriere #define ITCLEARMASK2_REG		0xA1U
80c7cf2933SEtienne Carriere #define ITCLEARMASK3_REG		0xA2U
81c7cf2933SEtienne Carriere #define ITCLEARMASK4_REG		0xA3U
82c7cf2933SEtienne Carriere #define ITSOURCE1_REG			0xB0U
83c7cf2933SEtienne Carriere #define ITSOURCE2_REG			0xB1U
84c7cf2933SEtienne Carriere #define ITSOURCE3_REG			0xB2U
85c7cf2933SEtienne Carriere #define ITSOURCE4_REG			0xB3U
86c7cf2933SEtienne Carriere 
87c7cf2933SEtienne Carriere /* Registers masks */
88c7cf2933SEtienne Carriere #define LDO_VOLTAGE_MASK		0x7CU
89c7cf2933SEtienne Carriere #define BUCK_VOLTAGE_MASK		0xFCU
90c7cf2933SEtienne Carriere #define LDO_BUCK_VOLTAGE_SHIFT		2
91c7cf2933SEtienne Carriere #define LDO_BUCK_ENABLE_MASK		0x01U
92c7cf2933SEtienne Carriere #define LDO_BUCK_HPLP_ENABLE_MASK	0x02U
93c7cf2933SEtienne Carriere #define LDO_BUCK_HPLP_SHIFT		1
94c7cf2933SEtienne Carriere #define LDO_BUCK_RANK_MASK		0x01U
95c7cf2933SEtienne Carriere #define LDO_BUCK_RESET_MASK		0x01U
96c7cf2933SEtienne Carriere #define LDO_BUCK_PULL_DOWN_MASK		0x03U
97c7cf2933SEtienne Carriere 
98c7cf2933SEtienne Carriere /* Pull down register */
99c7cf2933SEtienne Carriere #define BUCK1_PULL_DOWN_SHIFT		0
100c7cf2933SEtienne Carriere #define BUCK2_PULL_DOWN_SHIFT		2
101c7cf2933SEtienne Carriere #define BUCK3_PULL_DOWN_SHIFT		4
102c7cf2933SEtienne Carriere #define BUCK4_PULL_DOWN_SHIFT		6
103c7cf2933SEtienne Carriere #define VREF_DDR_PULL_DOWN_SHIFT	4
104c7cf2933SEtienne Carriere 
105c7cf2933SEtienne Carriere /* Buck Mask reset register */
106c7cf2933SEtienne Carriere #define BUCK1_MASK_RESET_SHIFT		0
107c7cf2933SEtienne Carriere #define BUCK2_MASK_RESET_SHIFT		1
108c7cf2933SEtienne Carriere #define BUCK3_MASK_RESET_SHIFT		2
109c7cf2933SEtienne Carriere #define BUCK4_MASK_RESET_SHIFT		3
110c7cf2933SEtienne Carriere 
111c7cf2933SEtienne Carriere /* LDO Mask reset register */
112c7cf2933SEtienne Carriere #define LDO1_MASK_RESET_SHIFT		0
113c7cf2933SEtienne Carriere #define LDO2_MASK_RESET_SHIFT		1
114c7cf2933SEtienne Carriere #define LDO3_MASK_RESET_SHIFT		2
115c7cf2933SEtienne Carriere #define LDO4_MASK_RESET_SHIFT		3
116c7cf2933SEtienne Carriere #define LDO5_MASK_RESET_SHIFT		4
117c7cf2933SEtienne Carriere #define LDO6_MASK_RESET_SHIFT		5
118c7cf2933SEtienne Carriere #define VREF_DDR_MASK_RESET_SHIFT	6
119c7cf2933SEtienne Carriere 
120c7cf2933SEtienne Carriere /* Main PMIC Control Register (MAIN_CONTROL_REG) */
121c7cf2933SEtienne Carriere #define ICC_EVENT_ENABLED		BIT(4)
122c7cf2933SEtienne Carriere #define PWRCTRL_POLARITY_HIGH		BIT(3)
123c7cf2933SEtienne Carriere #define PWRCTRL_PIN_VALID		BIT(2)
124c7cf2933SEtienne Carriere #define RESTART_REQUEST_ENABLED		BIT(1)
125c7cf2933SEtienne Carriere #define SOFTWARE_SWITCH_OFF_ENABLED	BIT(0)
126c7cf2933SEtienne Carriere 
127c7cf2933SEtienne Carriere /* Main PMIC PADS Control Register (PADS_PULL_REG) */
128c7cf2933SEtienne Carriere #define WAKEUP_DETECTOR_DISABLED	BIT(4)
129c7cf2933SEtienne Carriere #define PWRCTRL_PD_ACTIVE		BIT(3)
130c7cf2933SEtienne Carriere #define PWRCTRL_PU_ACTIVE		BIT(2)
131c7cf2933SEtienne Carriere #define WAKEUP_PD_ACTIVE		BIT(1)
132c7cf2933SEtienne Carriere #define PONKEY_PU_ACTIVE		BIT(0)
133c7cf2933SEtienne Carriere 
134c7cf2933SEtienne Carriere /* Main PMIC VINLOW Control Register (VIN_CONTROL_REGC DMSC) */
135c7cf2933SEtienne Carriere #define SWIN_DETECTOR_ENABLED		BIT(7)
136c7cf2933SEtienne Carriere #define SWOUT_DETECTOR_ENABLED          BIT(6)
137c7cf2933SEtienne Carriere #define VINLOW_HYST_MASK		GENMASK_32(5, 4)
138c7cf2933SEtienne Carriere #define VINLOW_HYST_SHIFT		4
139c7cf2933SEtienne Carriere #define VINLOW_THRESHOLD_MASK		GENMASK_32(3, 1)
140c7cf2933SEtienne Carriere #define VINLOW_THRESHOLD_SHIFT		1
141c7cf2933SEtienne Carriere #define VINLOW_ENABLED			1
142c7cf2933SEtienne Carriere 
143c7cf2933SEtienne Carriere /* USB Control Register */
144c7cf2933SEtienne Carriere #define BOOST_OVP_DISABLED		BIT(7)
145c7cf2933SEtienne Carriere #define VBUS_OTG_DETECTION_DISABLED	BIT(6)
146c7cf2933SEtienne Carriere #define OCP_LIMIT_HIGH			BIT(3)
147c7cf2933SEtienne Carriere #define SWIN_SWOUT_ENABLED		BIT(2)
148c7cf2933SEtienne Carriere #define USBSW_OTG_SWITCH_ENABLED	BIT(1)
149c7cf2933SEtienne Carriere 
150c7cf2933SEtienne Carriere /*
151c7cf2933SEtienne Carriere  * Bind SPMIC1 device driver with a specific I2C bus instance
152c7cf2933SEtienne Carriere  * @i2c_handle: target I2C instance to use
153c7cf2933SEtienne Carriere  * @i2c_addr: I2C address of the STPMIC1 device
154c7cf2933SEtienne Carriere  */
155c7cf2933SEtienne Carriere void stpmic1_bind_i2c(struct i2c_handle_s *i2c_handle, uint16_t i2c_addr);
156c7cf2933SEtienne Carriere 
157c7cf2933SEtienne Carriere /* Read STPMIC1 device version information */
158c7cf2933SEtienne Carriere int stpmic1_get_version(unsigned long *version);
159c7cf2933SEtienne Carriere 
160c7cf2933SEtienne Carriere /* Read STPMIC1 device internal registers content */
161c7cf2933SEtienne Carriere void stpmic1_dump_regulators(void);
162c7cf2933SEtienne Carriere 
163c7cf2933SEtienne Carriere /* Enable power control in STPMIC1 device */
164c7cf2933SEtienne Carriere int stpmic1_powerctrl_on(void);
165c7cf2933SEtienne Carriere 
166c7cf2933SEtienne Carriere /* Disable STPMIC1 device */
167c7cf2933SEtienne Carriere int stpmic1_switch_off(void);
168c7cf2933SEtienne Carriere 
169c7cf2933SEtienne Carriere /* Read/write/update STPMIC1 device internal register */
170c7cf2933SEtienne Carriere int stpmic1_register_read(uint8_t register_id, uint8_t *value);
171c7cf2933SEtienne Carriere int stpmic1_register_write(uint8_t register_id, uint8_t value);
172c7cf2933SEtienne Carriere int stpmic1_register_update(uint8_t register_id, uint8_t value, uint8_t mask);
173c7cf2933SEtienne Carriere 
174c7cf2933SEtienne Carriere /* API for gating of regulators driven from STPMIC1 device */
175c7cf2933SEtienne Carriere int stpmic1_regulator_enable(const char *name);
176c7cf2933SEtienne Carriere int stpmic1_regulator_disable(const char *name);
177c7cf2933SEtienne Carriere uint8_t stpmic1_is_regulator_enabled(const char *name);
178c7cf2933SEtienne Carriere 
179c7cf2933SEtienne Carriere /* API for voltage cnotrol of regulators driven from STPMIC1 device */
180c7cf2933SEtienne Carriere int stpmic1_regulator_voltage_set(const char *name, uint16_t millivolts);
181c7cf2933SEtienne Carriere int stpmic1_regulator_voltage_get(const char *name);
182c7cf2933SEtienne Carriere int stpmic1_regulator_mask_reset_set(const char *name);
183c7cf2933SEtienne Carriere 
184c7cf2933SEtienne Carriere /* API for low power configuration of regulators driven from STPMIC1 device */
185c7cf2933SEtienne Carriere int stpmic1_lp_copy_reg(const char *name);
186c7cf2933SEtienne Carriere int stpmic1_lp_reg_on_off(const char *name, uint8_t enable);
187c7cf2933SEtienne Carriere int stpmic1_lp_set_mode(const char *name, uint8_t hplp);
188c7cf2933SEtienne Carriere int stpmic1_lp_set_voltage(const char *name, uint16_t millivolts);
189c7cf2933SEtienne Carriere 
190*eb5d5313SEtienne Carriere /*
191*eb5d5313SEtienne Carriere  * Specific API for controlling regulators driven from STPMIC1 device
192*eb5d5313SEtienne Carriere  * from unpaged execution context of the STPMIC1 driver.
193*eb5d5313SEtienne Carriere  */
194*eb5d5313SEtienne Carriere 
195*eb5d5313SEtienne Carriere /*
196*eb5d5313SEtienne Carriere  * The STPMIC1 is accessed during low power sequence in unpaged
197*eb5d5313SEtienne Carriere  * execution context. To prevent adding an unpaged constraint on
198*eb5d5313SEtienne Carriere  * STPMIC1 regulator definitions, conversion tables and device tree
199*eb5d5313SEtienne Carriere  * content, the regulators configurations are read from device tree
200*eb5d5313SEtienne Carriere  * at boot time and saved in memory for being applied at runtime
201*eb5d5313SEtienne Carriere  * without needing pager support.
202*eb5d5313SEtienne Carriere  *
203*eb5d5313SEtienne Carriere  * There are 2 types of regulator configuration loaded during such
204*eb5d5313SEtienne Carriere  * low power and unpaged sequences: boot-on (bo) configuration and
205*eb5d5313SEtienne Carriere  * low power (lp) configuration.
206*eb5d5313SEtienne Carriere  */
207*eb5d5313SEtienne Carriere struct stpmic1_bo_cfg {
208*eb5d5313SEtienne Carriere 	uint8_t ctrl_reg;
209*eb5d5313SEtienne Carriere 	uint8_t value;
210*eb5d5313SEtienne Carriere 	uint8_t mask;
211*eb5d5313SEtienne Carriere 	uint8_t pd_reg;
212*eb5d5313SEtienne Carriere 	uint8_t pd_value;
213*eb5d5313SEtienne Carriere 	uint8_t pd_mask;
214*eb5d5313SEtienne Carriere 	uint8_t mrst_reg;
215*eb5d5313SEtienne Carriere 	uint8_t mrst_value;
216*eb5d5313SEtienne Carriere 	uint8_t mrst_mask;
217*eb5d5313SEtienne Carriere };
218*eb5d5313SEtienne Carriere 
219*eb5d5313SEtienne Carriere struct stpmic1_lp_cfg {
220*eb5d5313SEtienne Carriere 	uint8_t ctrl_reg;
221*eb5d5313SEtienne Carriere 	uint8_t lp_reg;
222*eb5d5313SEtienne Carriere 	uint8_t value;
223*eb5d5313SEtienne Carriere 	uint8_t mask;
224*eb5d5313SEtienne Carriere };
225*eb5d5313SEtienne Carriere 
226*eb5d5313SEtienne Carriere int stpmic1_bo_enable_unpg(struct stpmic1_bo_cfg *cfg);
227*eb5d5313SEtienne Carriere int stpmic1_bo_voltage_cfg(const char *name, uint16_t millivolts,
228*eb5d5313SEtienne Carriere 			   struct stpmic1_bo_cfg *cfg);
229*eb5d5313SEtienne Carriere int stpmic1_bo_voltage_unpg(struct stpmic1_bo_cfg *cfg);
230*eb5d5313SEtienne Carriere 
231*eb5d5313SEtienne Carriere int stpmic1_bo_pull_down_cfg(const char *name,
232*eb5d5313SEtienne Carriere 			     struct stpmic1_bo_cfg *cfg);
233*eb5d5313SEtienne Carriere int stpmic1_bo_pull_down_unpg(struct stpmic1_bo_cfg *cfg);
234*eb5d5313SEtienne Carriere 
235*eb5d5313SEtienne Carriere int stpmic1_bo_mask_reset_cfg(const char *name, struct stpmic1_bo_cfg *cfg);
236*eb5d5313SEtienne Carriere int stpmic1_bo_mask_reset_unpg(struct stpmic1_bo_cfg *cfg);
237*eb5d5313SEtienne Carriere 
238*eb5d5313SEtienne Carriere int stpmic1_lp_cfg(const char *name, struct stpmic1_lp_cfg *cfg);
239*eb5d5313SEtienne Carriere int stpmic1_lp_load_unpg(struct stpmic1_lp_cfg *cfg);
240*eb5d5313SEtienne Carriere int stpmic1_lp_on_off_unpg(struct stpmic1_lp_cfg *cfg, int enable);
241*eb5d5313SEtienne Carriere int stpmic1_lp_mode_unpg(struct stpmic1_lp_cfg *cfg,
242*eb5d5313SEtienne Carriere 			     unsigned int mode);
243*eb5d5313SEtienne Carriere int stpmic1_lp_voltage_cfg(const char *name, uint16_t millivolts,
244*eb5d5313SEtienne Carriere 			   struct stpmic1_lp_cfg *cfg);
245*eb5d5313SEtienne Carriere int stpmic1_lp_voltage_unpg(struct stpmic1_lp_cfg *cfg);
246*eb5d5313SEtienne Carriere 
247c7cf2933SEtienne Carriere #endif /*__STPMIC1_H__*/
248