1*c7cf2933SEtienne Carriere /* SPDX-License-Identifier: BSD-3-Clause */ 2*c7cf2933SEtienne Carriere /* 3*c7cf2933SEtienne Carriere * Copyright (c) 2016-2018, STMicroelectronics - All Rights Reserved 4*c7cf2933SEtienne Carriere */ 5*c7cf2933SEtienne Carriere 6*c7cf2933SEtienne Carriere #ifndef __STPMIC1_H__ 7*c7cf2933SEtienne Carriere #define __STPMIC1_H__ 8*c7cf2933SEtienne Carriere 9*c7cf2933SEtienne Carriere #include <drivers/stm32_i2c.h> 10*c7cf2933SEtienne Carriere #include <util.h> 11*c7cf2933SEtienne Carriere 12*c7cf2933SEtienne Carriere #define TURN_ON_REG 0x1U 13*c7cf2933SEtienne Carriere #define TURN_OFF_REG 0x2U 14*c7cf2933SEtienne Carriere #define ICC_LDO_TURN_OFF_REG 0x3U 15*c7cf2933SEtienne Carriere #define ICC_BUCK_TURN_OFF_REG 0x4U 16*c7cf2933SEtienne Carriere #define RESET_STATUS_REG 0x5U 17*c7cf2933SEtienne Carriere #define VERSION_STATUS_REG 0x6U 18*c7cf2933SEtienne Carriere #define MAIN_CONTROL_REG 0x10U 19*c7cf2933SEtienne Carriere #define PADS_PULL_REG 0x11U 20*c7cf2933SEtienne Carriere #define BUCK_PULL_DOWN_REG 0x12U 21*c7cf2933SEtienne Carriere #define LDO14_PULL_DOWN_REG 0x13U 22*c7cf2933SEtienne Carriere #define LDO56_PULL_DOWN_REG 0x14U 23*c7cf2933SEtienne Carriere #define VIN_CONTROL_REG 0x15U 24*c7cf2933SEtienne Carriere #define PONKEY_TIMER_REG 0x16U 25*c7cf2933SEtienne Carriere #define MASK_RANK_BUCK_REG 0x17U 26*c7cf2933SEtienne Carriere #define MASK_RESET_BUCK_REG 0x18U 27*c7cf2933SEtienne Carriere #define MASK_RANK_LDO_REG 0x19U 28*c7cf2933SEtienne Carriere #define MASK_RESET_LDO_REG 0x1AU 29*c7cf2933SEtienne Carriere #define WATCHDOG_CONTROL_REG 0x1BU 30*c7cf2933SEtienne Carriere #define WATCHDOG_TIMER_REG 0x1CU 31*c7cf2933SEtienne Carriere #define BUCK_ICC_TURNOFF_REG 0x1DU 32*c7cf2933SEtienne Carriere #define LDO_ICC_TURNOFF_REG 0x1EU 33*c7cf2933SEtienne Carriere #define BUCK_APM_CONTROL_REG 0x1FU 34*c7cf2933SEtienne Carriere #define BUCK1_CONTROL_REG 0x20U 35*c7cf2933SEtienne Carriere #define BUCK2_CONTROL_REG 0x21U 36*c7cf2933SEtienne Carriere #define BUCK3_CONTROL_REG 0x22U 37*c7cf2933SEtienne Carriere #define BUCK4_CONTROL_REG 0x23U 38*c7cf2933SEtienne Carriere #define VREF_DDR_CONTROL_REG 0x24U 39*c7cf2933SEtienne Carriere #define LDO1_CONTROL_REG 0x25U 40*c7cf2933SEtienne Carriere #define LDO2_CONTROL_REG 0x26U 41*c7cf2933SEtienne Carriere #define LDO3_CONTROL_REG 0x27U 42*c7cf2933SEtienne Carriere #define LDO4_CONTROL_REG 0x28U 43*c7cf2933SEtienne Carriere #define LDO5_CONTROL_REG 0x29U 44*c7cf2933SEtienne Carriere #define LDO6_CONTROL_REG 0x2AU 45*c7cf2933SEtienne Carriere #define BUCK1_PWRCTRL_REG 0x30U 46*c7cf2933SEtienne Carriere #define BUCK2_PWRCTRL_REG 0x31U 47*c7cf2933SEtienne Carriere #define BUCK3_PWRCTRL_REG 0x32U 48*c7cf2933SEtienne Carriere #define BUCK4_PWRCTRL_REG 0x33U 49*c7cf2933SEtienne Carriere #define VREF_DDR_PWRCTRL_REG 0x34U 50*c7cf2933SEtienne Carriere #define LDO1_PWRCTRL_REG 0x35U 51*c7cf2933SEtienne Carriere #define LDO2_PWRCTRL_REG 0x36U 52*c7cf2933SEtienne Carriere #define LDO3_PWRCTRL_REG 0x37U 53*c7cf2933SEtienne Carriere #define LDO4_PWRCTRL_REG 0x38U 54*c7cf2933SEtienne Carriere #define LDO5_PWRCTRL_REG 0x39U 55*c7cf2933SEtienne Carriere #define LDO6_PWRCTRL_REG 0x3AU 56*c7cf2933SEtienne Carriere #define FREQUENCY_SPREADING_REG 0x3BU 57*c7cf2933SEtienne Carriere #define USB_CONTROL_REG 0x40U 58*c7cf2933SEtienne Carriere #define ITLATCH1_REG 0x50U 59*c7cf2933SEtienne Carriere #define ITLATCH2_REG 0x51U 60*c7cf2933SEtienne Carriere #define ITLATCH3_REG 0x52U 61*c7cf2933SEtienne Carriere #define ITLATCH4_REG 0x53U 62*c7cf2933SEtienne Carriere #define ITSETLATCH1_REG 0x60U 63*c7cf2933SEtienne Carriere #define ITSETLATCH2_REG 0x61U 64*c7cf2933SEtienne Carriere #define ITSETLATCH3_REG 0x62U 65*c7cf2933SEtienne Carriere #define ITSETLATCH4_REG 0x63U 66*c7cf2933SEtienne Carriere #define ITCLEARLATCH1_REG 0x70U 67*c7cf2933SEtienne Carriere #define ITCLEARLATCH2_REG 0x71U 68*c7cf2933SEtienne Carriere #define ITCLEARLATCH3_REG 0x72U 69*c7cf2933SEtienne Carriere #define ITCLEARLATCH4_REG 0x73U 70*c7cf2933SEtienne Carriere #define ITMASK1_REG 0x80U 71*c7cf2933SEtienne Carriere #define ITMASK2_REG 0x81U 72*c7cf2933SEtienne Carriere #define ITMASK3_REG 0x82U 73*c7cf2933SEtienne Carriere #define ITMASK4_REG 0x83U 74*c7cf2933SEtienne Carriere #define ITSETMASK1_REG 0x90U 75*c7cf2933SEtienne Carriere #define ITSETMASK2_REG 0x91U 76*c7cf2933SEtienne Carriere #define ITSETMASK3_REG 0x92U 77*c7cf2933SEtienne Carriere #define ITSETMASK4_REG 0x93U 78*c7cf2933SEtienne Carriere #define ITCLEARMASK1_REG 0xA0U 79*c7cf2933SEtienne Carriere #define ITCLEARMASK2_REG 0xA1U 80*c7cf2933SEtienne Carriere #define ITCLEARMASK3_REG 0xA2U 81*c7cf2933SEtienne Carriere #define ITCLEARMASK4_REG 0xA3U 82*c7cf2933SEtienne Carriere #define ITSOURCE1_REG 0xB0U 83*c7cf2933SEtienne Carriere #define ITSOURCE2_REG 0xB1U 84*c7cf2933SEtienne Carriere #define ITSOURCE3_REG 0xB2U 85*c7cf2933SEtienne Carriere #define ITSOURCE4_REG 0xB3U 86*c7cf2933SEtienne Carriere 87*c7cf2933SEtienne Carriere /* Registers masks */ 88*c7cf2933SEtienne Carriere #define LDO_VOLTAGE_MASK 0x7CU 89*c7cf2933SEtienne Carriere #define BUCK_VOLTAGE_MASK 0xFCU 90*c7cf2933SEtienne Carriere #define LDO_BUCK_VOLTAGE_SHIFT 2 91*c7cf2933SEtienne Carriere #define LDO_BUCK_ENABLE_MASK 0x01U 92*c7cf2933SEtienne Carriere #define LDO_BUCK_HPLP_ENABLE_MASK 0x02U 93*c7cf2933SEtienne Carriere #define LDO_BUCK_HPLP_SHIFT 1 94*c7cf2933SEtienne Carriere #define LDO_BUCK_RANK_MASK 0x01U 95*c7cf2933SEtienne Carriere #define LDO_BUCK_RESET_MASK 0x01U 96*c7cf2933SEtienne Carriere #define LDO_BUCK_PULL_DOWN_MASK 0x03U 97*c7cf2933SEtienne Carriere 98*c7cf2933SEtienne Carriere /* Pull down register */ 99*c7cf2933SEtienne Carriere #define BUCK1_PULL_DOWN_SHIFT 0 100*c7cf2933SEtienne Carriere #define BUCK2_PULL_DOWN_SHIFT 2 101*c7cf2933SEtienne Carriere #define BUCK3_PULL_DOWN_SHIFT 4 102*c7cf2933SEtienne Carriere #define BUCK4_PULL_DOWN_SHIFT 6 103*c7cf2933SEtienne Carriere #define VREF_DDR_PULL_DOWN_SHIFT 4 104*c7cf2933SEtienne Carriere 105*c7cf2933SEtienne Carriere /* Buck Mask reset register */ 106*c7cf2933SEtienne Carriere #define BUCK1_MASK_RESET_SHIFT 0 107*c7cf2933SEtienne Carriere #define BUCK2_MASK_RESET_SHIFT 1 108*c7cf2933SEtienne Carriere #define BUCK3_MASK_RESET_SHIFT 2 109*c7cf2933SEtienne Carriere #define BUCK4_MASK_RESET_SHIFT 3 110*c7cf2933SEtienne Carriere 111*c7cf2933SEtienne Carriere /* LDO Mask reset register */ 112*c7cf2933SEtienne Carriere #define LDO1_MASK_RESET_SHIFT 0 113*c7cf2933SEtienne Carriere #define LDO2_MASK_RESET_SHIFT 1 114*c7cf2933SEtienne Carriere #define LDO3_MASK_RESET_SHIFT 2 115*c7cf2933SEtienne Carriere #define LDO4_MASK_RESET_SHIFT 3 116*c7cf2933SEtienne Carriere #define LDO5_MASK_RESET_SHIFT 4 117*c7cf2933SEtienne Carriere #define LDO6_MASK_RESET_SHIFT 5 118*c7cf2933SEtienne Carriere #define VREF_DDR_MASK_RESET_SHIFT 6 119*c7cf2933SEtienne Carriere 120*c7cf2933SEtienne Carriere /* Main PMIC Control Register (MAIN_CONTROL_REG) */ 121*c7cf2933SEtienne Carriere #define ICC_EVENT_ENABLED BIT(4) 122*c7cf2933SEtienne Carriere #define PWRCTRL_POLARITY_HIGH BIT(3) 123*c7cf2933SEtienne Carriere #define PWRCTRL_PIN_VALID BIT(2) 124*c7cf2933SEtienne Carriere #define RESTART_REQUEST_ENABLED BIT(1) 125*c7cf2933SEtienne Carriere #define SOFTWARE_SWITCH_OFF_ENABLED BIT(0) 126*c7cf2933SEtienne Carriere 127*c7cf2933SEtienne Carriere /* Main PMIC PADS Control Register (PADS_PULL_REG) */ 128*c7cf2933SEtienne Carriere #define WAKEUP_DETECTOR_DISABLED BIT(4) 129*c7cf2933SEtienne Carriere #define PWRCTRL_PD_ACTIVE BIT(3) 130*c7cf2933SEtienne Carriere #define PWRCTRL_PU_ACTIVE BIT(2) 131*c7cf2933SEtienne Carriere #define WAKEUP_PD_ACTIVE BIT(1) 132*c7cf2933SEtienne Carriere #define PONKEY_PU_ACTIVE BIT(0) 133*c7cf2933SEtienne Carriere 134*c7cf2933SEtienne Carriere /* Main PMIC VINLOW Control Register (VIN_CONTROL_REGC DMSC) */ 135*c7cf2933SEtienne Carriere #define SWIN_DETECTOR_ENABLED BIT(7) 136*c7cf2933SEtienne Carriere #define SWOUT_DETECTOR_ENABLED BIT(6) 137*c7cf2933SEtienne Carriere #define VINLOW_HYST_MASK GENMASK_32(5, 4) 138*c7cf2933SEtienne Carriere #define VINLOW_HYST_SHIFT 4 139*c7cf2933SEtienne Carriere #define VINLOW_THRESHOLD_MASK GENMASK_32(3, 1) 140*c7cf2933SEtienne Carriere #define VINLOW_THRESHOLD_SHIFT 1 141*c7cf2933SEtienne Carriere #define VINLOW_ENABLED 1 142*c7cf2933SEtienne Carriere 143*c7cf2933SEtienne Carriere /* USB Control Register */ 144*c7cf2933SEtienne Carriere #define BOOST_OVP_DISABLED BIT(7) 145*c7cf2933SEtienne Carriere #define VBUS_OTG_DETECTION_DISABLED BIT(6) 146*c7cf2933SEtienne Carriere #define OCP_LIMIT_HIGH BIT(3) 147*c7cf2933SEtienne Carriere #define SWIN_SWOUT_ENABLED BIT(2) 148*c7cf2933SEtienne Carriere #define USBSW_OTG_SWITCH_ENABLED BIT(1) 149*c7cf2933SEtienne Carriere 150*c7cf2933SEtienne Carriere /* 151*c7cf2933SEtienne Carriere * Bind SPMIC1 device driver with a specific I2C bus instance 152*c7cf2933SEtienne Carriere * @i2c_handle: target I2C instance to use 153*c7cf2933SEtienne Carriere * @i2c_addr: I2C address of the STPMIC1 device 154*c7cf2933SEtienne Carriere */ 155*c7cf2933SEtienne Carriere void stpmic1_bind_i2c(struct i2c_handle_s *i2c_handle, uint16_t i2c_addr); 156*c7cf2933SEtienne Carriere 157*c7cf2933SEtienne Carriere /* Read STPMIC1 device version information */ 158*c7cf2933SEtienne Carriere int stpmic1_get_version(unsigned long *version); 159*c7cf2933SEtienne Carriere 160*c7cf2933SEtienne Carriere /* Read STPMIC1 device internal registers content */ 161*c7cf2933SEtienne Carriere void stpmic1_dump_regulators(void); 162*c7cf2933SEtienne Carriere 163*c7cf2933SEtienne Carriere /* Enable power control in STPMIC1 device */ 164*c7cf2933SEtienne Carriere int stpmic1_powerctrl_on(void); 165*c7cf2933SEtienne Carriere 166*c7cf2933SEtienne Carriere /* Disable STPMIC1 device */ 167*c7cf2933SEtienne Carriere int stpmic1_switch_off(void); 168*c7cf2933SEtienne Carriere 169*c7cf2933SEtienne Carriere /* Read/write/update STPMIC1 device internal register */ 170*c7cf2933SEtienne Carriere int stpmic1_register_read(uint8_t register_id, uint8_t *value); 171*c7cf2933SEtienne Carriere int stpmic1_register_write(uint8_t register_id, uint8_t value); 172*c7cf2933SEtienne Carriere int stpmic1_register_update(uint8_t register_id, uint8_t value, uint8_t mask); 173*c7cf2933SEtienne Carriere 174*c7cf2933SEtienne Carriere /* API for gating of regulators driven from STPMIC1 device */ 175*c7cf2933SEtienne Carriere int stpmic1_regulator_enable(const char *name); 176*c7cf2933SEtienne Carriere int stpmic1_regulator_disable(const char *name); 177*c7cf2933SEtienne Carriere uint8_t stpmic1_is_regulator_enabled(const char *name); 178*c7cf2933SEtienne Carriere 179*c7cf2933SEtienne Carriere /* API for voltage cnotrol of regulators driven from STPMIC1 device */ 180*c7cf2933SEtienne Carriere int stpmic1_regulator_voltage_set(const char *name, uint16_t millivolts); 181*c7cf2933SEtienne Carriere int stpmic1_regulator_voltage_get(const char *name); 182*c7cf2933SEtienne Carriere int stpmic1_regulator_mask_reset_set(const char *name); 183*c7cf2933SEtienne Carriere 184*c7cf2933SEtienne Carriere /* API for low power configuration of regulators driven from STPMIC1 device */ 185*c7cf2933SEtienne Carriere int stpmic1_lp_copy_reg(const char *name); 186*c7cf2933SEtienne Carriere int stpmic1_lp_reg_on_off(const char *name, uint8_t enable); 187*c7cf2933SEtienne Carriere int stpmic1_lp_set_mode(const char *name, uint8_t hplp); 188*c7cf2933SEtienne Carriere int stpmic1_lp_set_voltage(const char *name, uint16_t millivolts); 189*c7cf2933SEtienne Carriere 190*c7cf2933SEtienne Carriere #endif /*__STPMIC1_H__*/ 191