xref: /optee_os/core/include/drivers/stm32mp13_rcc.h (revision 8411e6ad673d20c4742ed30c785e3f5cdea54dfa)
1 /* SPDX-License-Identifier: BSD-3-Clause */
2 /*
3  * Copyright (c) 2021, STMicroelectronics - All Rights Reserved
4  */
5 
6 #ifndef __DRIVERS_STM32MP13_RCC_H__
7 #define __DRIVERS_STM32MP13_RCC_H__
8 
9 #include <types_ext.h>
10 
11 #define RCC_SECCFGR				U(0x0)
12 #define RCC_MP_SREQSETR				U(0x100)
13 #define RCC_MP_SREQCLRR				U(0x104)
14 #define RCC_MP_APRSTCR				U(0x108)
15 #define RCC_MP_APRSTSR				U(0x10C)
16 #define RCC_PWRLPDLYCR				U(0x110)
17 #define RCC_MP_GRSTCSETR			U(0x114)
18 #define RCC_BR_RSTSCLRR				U(0x118)
19 #define RCC_MP_RSTSSETR				U(0x11C)
20 #define RCC_MP_RSTSCLRR				U(0x120)
21 #define RCC_MP_IWDGFZSETR			U(0x124)
22 #define RCC_MP_IWDGFZCLRR			U(0x128)
23 #define RCC_MP_CIER				U(0x200)
24 #define RCC_MP_CIFR				U(0x204)
25 #define RCC_BDCR				U(0x400)
26 #define RCC_RDLSICR				U(0x404)
27 #define RCC_OCENSETR				U(0x420)
28 #define RCC_OCENCLRR				U(0x424)
29 #define RCC_OCRDYR				U(0x428)
30 #define RCC_HSICFGR				U(0x440)
31 #define RCC_CSICFGR				U(0x444)
32 #define RCC_MCO1CFGR				U(0x460)
33 #define RCC_MCO2CFGR				U(0x464)
34 #define RCC_DBGCFGR				U(0x468)
35 #define RCC_RCK12SELR				U(0x480)
36 #define RCC_RCK3SELR				U(0x484)
37 #define RCC_RCK4SELR				U(0x488)
38 #define RCC_PLL1CR				U(0x4A0)
39 #define RCC_PLL1CFGR1				U(0x4A4)
40 #define RCC_PLL1CFGR2				U(0x4A8)
41 #define RCC_PLL1FRACR				U(0x4AC)
42 #define RCC_PLL1CSGR				U(0x4B0)
43 #define RCC_PLL2CR				U(0x4D0)
44 #define RCC_PLL2CFGR1				U(0x4D4)
45 #define RCC_PLL2CFGR2				U(0x4D8)
46 #define RCC_PLL2FRACR				U(0x4DC)
47 #define RCC_PLL2CSGR				U(0x4E0)
48 #define RCC_PLL3CR				U(0x500)
49 #define RCC_PLL3CFGR1				U(0x504)
50 #define RCC_PLL3CFGR2				U(0x508)
51 #define RCC_PLL3FRACR				U(0x50C)
52 #define RCC_PLL3CSGR				U(0x510)
53 #define RCC_PLL4CR				U(0x520)
54 #define RCC_PLL4CFGR1				U(0x524)
55 #define RCC_PLL4CFGR2				U(0x528)
56 #define RCC_PLL4FRACR				U(0x52C)
57 #define RCC_PLL4CSGR				U(0x530)
58 #define RCC_MPCKSELR				U(0x540)
59 #define RCC_ASSCKSELR				U(0x544)
60 #define RCC_MSSCKSELR				U(0x548)
61 #define RCC_CPERCKSELR				U(0x54C)
62 #define RCC_RTCDIVR				U(0x560)
63 #define RCC_MPCKDIVR				U(0x564)
64 #define RCC_AXIDIVR				U(0x568)
65 #define RCC_MLAHBDIVR				U(0x56C)
66 #define RCC_APB1DIVR				U(0x570)
67 #define RCC_APB2DIVR				U(0x574)
68 #define RCC_APB3DIVR				U(0x578)
69 #define RCC_APB4DIVR				U(0x57C)
70 #define RCC_APB5DIVR				U(0x580)
71 #define RCC_APB6DIVR				U(0x584)
72 #define RCC_TIMG1PRER				U(0x5A0)
73 #define RCC_TIMG2PRER				U(0x5A4)
74 #define RCC_TIMG3PRER				U(0x5A8)
75 #define RCC_DDRITFCR				U(0x5C0)
76 #define RCC_I2C12CKSELR				U(0x600)
77 #define RCC_I2C345CKSELR			U(0x604)
78 #define RCC_SPI2S1CKSELR			U(0x608)
79 #define RCC_SPI2S23CKSELR			U(0x60C)
80 #define RCC_SPI45CKSELR				U(0x610)
81 #define RCC_UART12CKSELR			U(0x614)
82 #define RCC_UART35CKSELR			U(0x618)
83 #define RCC_UART4CKSELR				U(0x61C)
84 #define RCC_UART6CKSELR				U(0x620)
85 #define RCC_UART78CKSELR			U(0x624)
86 #define RCC_LPTIM1CKSELR			U(0x628)
87 #define RCC_LPTIM23CKSELR			U(0x62C)
88 #define RCC_LPTIM45CKSELR			U(0x630)
89 #define RCC_SAI1CKSELR				U(0x634)
90 #define RCC_SAI2CKSELR				U(0x638)
91 #define RCC_FDCANCKSELR				U(0x63C)
92 #define RCC_SPDIFCKSELR				U(0x640)
93 #define RCC_ADC12CKSELR				U(0x644)
94 #define RCC_SDMMC12CKSELR			U(0x648)
95 #define RCC_ETH12CKSELR				U(0x64C)
96 #define RCC_USBCKSELR				U(0x650)
97 #define RCC_QSPICKSELR				U(0x654)
98 #define RCC_FMCCKSELR				U(0x658)
99 #define RCC_RNG1CKSELR				U(0x65C)
100 #define RCC_STGENCKSELR				U(0x660)
101 #define RCC_DCMIPPCKSELR			U(0x664)
102 #define RCC_SAESCKSELR				U(0x668)
103 #define RCC_APB1RSTSETR				U(0x6A0)
104 #define RCC_APB1RSTCLRR				U(0x6A4)
105 #define RCC_APB2RSTSETR				U(0x6A8)
106 #define RCC_APB2RSTCLRR				U(0x6AC)
107 #define RCC_APB3RSTSETR				U(0x6B0)
108 #define RCC_APB3RSTCLRR				U(0x6B4)
109 #define RCC_APB4RSTSETR				U(0x6B8)
110 #define RCC_APB4RSTCLRR				U(0x6BC)
111 #define RCC_APB5RSTSETR				U(0x6C0)
112 #define RCC_APB5RSTCLRR				U(0x6C4)
113 #define RCC_APB6RSTSETR				U(0x6C8)
114 #define RCC_APB6RSTCLRR				U(0x6CC)
115 #define RCC_AHB2RSTSETR				U(0x6D0)
116 #define RCC_AHB2RSTCLRR				U(0x6D4)
117 #define RCC_AHB4RSTSETR				U(0x6E0)
118 #define RCC_AHB4RSTCLRR				U(0x6E4)
119 #define RCC_AHB5RSTSETR				U(0x6E8)
120 #define RCC_AHB5RSTCLRR				U(0x6EC)
121 #define RCC_AHB6RSTSETR				U(0x6F0)
122 #define RCC_AHB6RSTCLRR				U(0x6F4)
123 #define RCC_MP_APB1ENSETR			U(0x700)
124 #define RCC_MP_APB1ENCLRR			U(0x704)
125 #define RCC_MP_APB2ENSETR			U(0x708)
126 #define RCC_MP_APB2ENCLRR			U(0x70C)
127 #define RCC_MP_APB3ENSETR			U(0x710)
128 #define RCC_MP_APB3ENCLRR			U(0x714)
129 #define RCC_MP_S_APB3ENSETR			U(0x718)
130 #define RCC_MP_S_APB3ENCLRR			U(0x71C)
131 #define RCC_MP_NS_APB3ENSETR			U(0x720)
132 #define RCC_MP_NS_APB3ENCLRR			U(0x724)
133 #define RCC_MP_APB4ENSETR			U(0x728)
134 #define RCC_MP_APB4ENCLRR			U(0x72C)
135 #define RCC_MP_S_APB4ENSETR			U(0x730)
136 #define RCC_MP_S_APB4ENCLRR			U(0x734)
137 #define RCC_MP_NS_APB4ENSETR			U(0x738)
138 #define RCC_MP_NS_APB4ENCLRR			U(0x73C)
139 #define RCC_MP_APB5ENSETR			U(0x740)
140 #define RCC_MP_APB5ENCLRR			U(0x744)
141 #define RCC_MP_APB6ENSETR			U(0x748)
142 #define RCC_MP_APB6ENCLRR			U(0x74C)
143 #define RCC_MP_AHB2ENSETR			U(0x750)
144 #define RCC_MP_AHB2ENCLRR			U(0x754)
145 #define RCC_MP_AHB4ENSETR			U(0x760)
146 #define RCC_MP_AHB4ENCLRR			U(0x764)
147 #define RCC_MP_S_AHB4ENSETR			U(0x768)
148 #define RCC_MP_S_AHB4ENCLRR			U(0x76C)
149 #define RCC_MP_NS_AHB4ENSETR			U(0x770)
150 #define RCC_MP_NS_AHB4ENCLRR			U(0x774)
151 #define RCC_MP_AHB5ENSETR			U(0x778)
152 #define RCC_MP_AHB5ENCLRR			U(0x77C)
153 #define RCC_MP_AHB6ENSETR			U(0x780)
154 #define RCC_MP_AHB6ENCLRR			U(0x784)
155 #define RCC_MP_S_AHB6ENSETR			U(0x788)
156 #define RCC_MP_S_AHB6ENCLRR			U(0x78C)
157 #define RCC_MP_NS_AHB6ENSETR			U(0x790)
158 #define RCC_MP_NS_AHB6ENCLRR			U(0x794)
159 #define RCC_MP_APB1LPENSETR			U(0x800)
160 #define RCC_MP_APB1LPENCLRR			U(0x804)
161 #define RCC_MP_APB2LPENSETR			U(0x808)
162 #define RCC_MP_APB2LPENCLRR			U(0x80C)
163 #define RCC_MP_APB3LPENSETR			U(0x810)
164 #define RCC_MP_APB3LPENCLRR			U(0x814)
165 #define RCC_MP_S_APB3LPENSETR			U(0x818)
166 #define RCC_MP_S_APB3LPENCLRR			U(0x81C)
167 #define RCC_MP_NS_APB3LPENSETR			U(0x820)
168 #define RCC_MP_NS_APB3LPENCLRR			U(0x824)
169 #define RCC_MP_APB4LPENSETR			U(0x828)
170 #define RCC_MP_APB4LPENCLRR			U(0x82C)
171 #define RCC_MP_S_APB4LPENSETR			U(0x830)
172 #define RCC_MP_S_APB4LPENCLRR			U(0x834)
173 #define RCC_MP_NS_APB4LPENSETR			U(0x838)
174 #define RCC_MP_NS_APB4LPENCLRR			U(0x83C)
175 #define RCC_MP_APB5LPENSETR			U(0x840)
176 #define RCC_MP_APB5LPENCLRR			U(0x844)
177 #define RCC_MP_APB6LPENSETR			U(0x848)
178 #define RCC_MP_APB6LPENCLRR			U(0x84C)
179 #define RCC_MP_AHB2LPENSETR			U(0x850)
180 #define RCC_MP_AHB2LPENCLRR			U(0x854)
181 #define RCC_MP_AHB4LPENSETR			U(0x858)
182 #define RCC_MP_AHB4LPENCLRR			U(0x85C)
183 #define RCC_MP_S_AHB4LPENSETR			U(0x868)
184 #define RCC_MP_S_AHB4LPENCLRR			U(0x86C)
185 #define RCC_MP_NS_AHB4LPENSETR			U(0x870)
186 #define RCC_MP_NS_AHB4LPENCLRR			U(0x874)
187 #define RCC_MP_AHB5LPENSETR			U(0x878)
188 #define RCC_MP_AHB5LPENCLRR			U(0x87C)
189 #define RCC_MP_AHB6LPENSETR			U(0x880)
190 #define RCC_MP_AHB6LPENCLRR			U(0x884)
191 #define RCC_MP_S_AHB6LPENSETR			U(0x888)
192 #define RCC_MP_S_AHB6LPENCLRR			U(0x88C)
193 #define RCC_MP_NS_AHB6LPENSETR			U(0x890)
194 #define RCC_MP_NS_AHB6LPENCLRR			U(0x894)
195 #define RCC_MP_S_AXIMLPENSETR			U(0x898)
196 #define RCC_MP_S_AXIMLPENCLRR			U(0x89C)
197 #define RCC_MP_NS_AXIMLPENSETR			U(0x8A0)
198 #define RCC_MP_NS_AXIMLPENCLRR			U(0x8A4)
199 #define RCC_MP_MLAHBLPENSETR			U(0x8A8)
200 #define RCC_MP_MLAHBLPENCLRR			U(0x8AC)
201 #define RCC_APB3SECSR				U(0x8C0)
202 #define RCC_APB4SECSR				U(0x8C4)
203 #define RCC_APB5SECSR				U(0x8C8)
204 #define RCC_APB6SECSR				U(0x8CC)
205 #define RCC_AHB2SECSR				U(0x8D0)
206 #define RCC_AHB4SECSR				U(0x8D4)
207 #define RCC_AHB5SECSR				U(0x8D8)
208 #define RCC_AHB6SECSR				U(0x8DC)
209 #define RCC_VERR				U(0xFF4)
210 #define RCC_IDR					U(0xFF8)
211 #define RCC_SIDR				U(0xFFC)
212 
213 /* RCC_SECCFGR register fields */
214 #define RCC_SECCFGR_HSISEC			BIT(0)
215 #define RCC_SECCFGR_CSISEC			BIT(1)
216 #define RCC_SECCFGR_HSESEC			BIT(2)
217 #define RCC_SECCFGR_LSISEC			BIT(3)
218 #define RCC_SECCFGR_LSESEC			BIT(4)
219 #define RCC_SECCFGR_PLL12SEC			BIT(8)
220 #define RCC_SECCFGR_PLL3SEC			BIT(9)
221 #define RCC_SECCFGR_PLL4SEC			BIT(10)
222 #define RCC_SECCFGR_MPUSEC			BIT(11)
223 #define RCC_SECCFGR_AXISEC			BIT(12)
224 #define RCC_SECCFGR_MLAHBSEC			BIT(13)
225 #define RCC_SECCFGR_APB3DIVSEC			BIT(16)
226 #define RCC_SECCFGR_APB4DIVSEC			BIT(17)
227 #define RCC_SECCFGR_APB5DIVSEC			BIT(18)
228 #define RCC_SECCFGR_APB6DIVSEC			BIT(19)
229 #define RCC_SECCFGR_TIMG3SEC			BIT(20)
230 #define RCC_SECCFGR_CPERSEC			BIT(21)
231 #define RCC_SECCFGR_MCO1SEC			BIT(22)
232 #define RCC_SECCFGR_MCO2SEC			BIT(23)
233 #define RCC_SECCFGR_STPSEC			BIT(24)
234 #define RCC_SECCFGR_RSTSEC			BIT(25)
235 #define RCC_SECCFGR_PWRSEC			BIT(31)
236 
237 /* RCC_MP_SREQSETR register fields */
238 #define RCC_MP_SREQSETR_STPREQ_P0		BIT(0)
239 
240 /* RCC_MP_SREQCLRR register fields */
241 #define RCC_MP_SREQCLRR_STPREQ_P0		BIT(0)
242 
243 /* RCC_MP_APRSTCR register fields */
244 #define RCC_MP_APRSTCR_RDCTLEN			BIT(0)
245 #define RCC_MP_APRSTCR_RSTTO_MASK		GENMASK_32(14, 8)
246 #define RCC_MP_APRSTCR_RSTTO_SHIFT		8
247 
248 /* RCC_MP_APRSTSR register fields */
249 #define RCC_MP_APRSTSR_RSTTOV_MASK		GENMASK_32(14, 8)
250 #define RCC_MP_APRSTSR_RSTTOV_SHIFT		8
251 
252 /* RCC_PWRLPDLYCR register fields */
253 #define RCC_PWRLPDLYCR_PWRLP_DLY_MASK		GENMASK_32(21, 0)
254 #define RCC_PWRLPDLYCR_PWRLP_DLY_SHIFT		0
255 
256 /* RCC_MP_GRSTCSETR register fields */
257 #define RCC_MP_GRSTCSETR_MPSYSRST		BIT(0)
258 #define RCC_MP_GRSTCSETR_MPUP0RST		BIT(4)
259 
260 /* RCC_BR_RSTSCLRR register fields */
261 #define RCC_BR_RSTSCLRR_PORRSTF			BIT(0)
262 #define RCC_BR_RSTSCLRR_BORRSTF			BIT(1)
263 #define RCC_BR_RSTSCLRR_PADRSTF			BIT(2)
264 #define RCC_BR_RSTSCLRR_HCSSRSTF		BIT(3)
265 #define RCC_BR_RSTSCLRR_VCORERSTF		BIT(4)
266 #define RCC_BR_RSTSCLRR_VCPURSTF		BIT(5)
267 #define RCC_BR_RSTSCLRR_MPSYSRSTF		BIT(6)
268 #define RCC_BR_RSTSCLRR_IWDG1RSTF		BIT(8)
269 #define RCC_BR_RSTSCLRR_IWDG2RSTF		BIT(9)
270 #define RCC_BR_RSTSCLRR_MPUP0RSTF		BIT(13)
271 
272 /* RCC_MP_RSTSSETR register fields */
273 #define RCC_MP_RSTSSETR_PORRSTF			BIT(0)
274 #define RCC_MP_RSTSSETR_BORRSTF			BIT(1)
275 #define RCC_MP_RSTSSETR_PADRSTF			BIT(2)
276 #define RCC_MP_RSTSSETR_HCSSRSTF		BIT(3)
277 #define RCC_MP_RSTSSETR_VCORERSTF		BIT(4)
278 #define RCC_MP_RSTSSETR_VCPURSTF		BIT(5)
279 #define RCC_MP_RSTSSETR_MPSYSRSTF		BIT(6)
280 #define RCC_MP_RSTSSETR_IWDG1RSTF		BIT(8)
281 #define RCC_MP_RSTSSETR_IWDG2RSTF		BIT(9)
282 #define RCC_MP_RSTSSETR_STP2RSTF		BIT(10)
283 #define RCC_MP_RSTSSETR_STDBYRSTF		BIT(11)
284 #define RCC_MP_RSTSSETR_CSTDBYRSTF		BIT(12)
285 #define RCC_MP_RSTSSETR_MPUP0RSTF		BIT(13)
286 #define RCC_MP_RSTSSETR_SPARE			BIT(15)
287 
288 /* RCC_MP_RSTSCLRR register fields */
289 #define RCC_MP_RSTSCLRR_PORRSTF			BIT(0)
290 #define RCC_MP_RSTSCLRR_BORRSTF			BIT(1)
291 #define RCC_MP_RSTSCLRR_PADRSTF			BIT(2)
292 #define RCC_MP_RSTSCLRR_HCSSRSTF		BIT(3)
293 #define RCC_MP_RSTSCLRR_VCORERSTF		BIT(4)
294 #define RCC_MP_RSTSCLRR_VCPURSTF		BIT(5)
295 #define RCC_MP_RSTSCLRR_MPSYSRSTF		BIT(6)
296 #define RCC_MP_RSTSCLRR_IWDG1RSTF		BIT(8)
297 #define RCC_MP_RSTSCLRR_IWDG2RSTF		BIT(9)
298 #define RCC_MP_RSTSCLRR_STP2RSTF		BIT(10)
299 #define RCC_MP_RSTSCLRR_STDBYRSTF		BIT(11)
300 #define RCC_MP_RSTSCLRR_CSTDBYRSTF		BIT(12)
301 #define RCC_MP_RSTSCLRR_MPUP0RSTF		BIT(13)
302 #define RCC_MP_RSTSCLRR_SPARE			BIT(15)
303 
304 /* RCC_MP_IWDGFZSETR register fields */
305 #define RCC_MP_IWDGFZSETR_FZ_IWDG1		BIT(0)
306 #define RCC_MP_IWDGFZSETR_FZ_IWDG2		BIT(1)
307 
308 /* RCC_MP_IWDGFZCLRR register fields */
309 #define RCC_MP_IWDGFZCLRR_FZ_IWDG1		BIT(0)
310 #define RCC_MP_IWDGFZCLRR_FZ_IWDG2		BIT(1)
311 
312 /* RCC_MP_CIER register fields */
313 #define RCC_MP_CIER_LSIRDYIE			BIT(0)
314 #define RCC_MP_CIER_LSERDYIE			BIT(1)
315 #define RCC_MP_CIER_HSIRDYIE			BIT(2)
316 #define RCC_MP_CIER_HSERDYIE			BIT(3)
317 #define RCC_MP_CIER_CSIRDYIE			BIT(4)
318 #define RCC_MP_CIER_PLL1DYIE			BIT(8)
319 #define RCC_MP_CIER_PLL2DYIE			BIT(9)
320 #define RCC_MP_CIER_PLL3DYIE			BIT(10)
321 #define RCC_MP_CIER_PLL4DYIE			BIT(11)
322 #define RCC_MP_CIER_LSECSSIE			BIT(16)
323 #define RCC_MP_CIER_WKUPIE			BIT(20)
324 
325 /* RCC_MP_CIFR register fields */
326 #define RCC_MP_CIFR_LSIRDYF			BIT(0)
327 #define RCC_MP_CIFR_LSERDYF			BIT(1)
328 #define RCC_MP_CIFR_HSIRDYF			BIT(2)
329 #define RCC_MP_CIFR_HSERDYF			BIT(3)
330 #define RCC_MP_CIFR_CSIRDYF			BIT(4)
331 #define RCC_MP_CIFR_PLL1DYF			BIT(8)
332 #define RCC_MP_CIFR_PLL2DYF			BIT(9)
333 #define RCC_MP_CIFR_PLL3DYF			BIT(10)
334 #define RCC_MP_CIFR_PLL4DYF			BIT(11)
335 #define RCC_MP_CIFR_LSECSSF			BIT(16)
336 #define RCC_MP_CIFR_WKUPF			BIT(20)
337 
338 /* RCC_BDCR register fields */
339 #define RCC_BDCR_LSEON				BIT(0)
340 #define RCC_BDCR_LSEBYP				BIT(1)
341 #define RCC_BDCR_LSERDY				BIT(2)
342 #define RCC_BDCR_DIGBYP				BIT(3)
343 #define RCC_BDCR_LSEDRV_MASK			GENMASK_32(5, 4)
344 #define RCC_BDCR_LSEDRV_SHIFT			4
345 #define RCC_BDCR_LSECSSON			BIT(8)
346 #define RCC_BDCR_LSECSSD			BIT(9)
347 #define RCC_BDCR_RTCSRC_MASK			GENMASK_32(17, 16)
348 #define RCC_BDCR_RTCSRC_SHIFT			16
349 #define RCC_BDCR_RTCCKEN			BIT(20)
350 #define RCC_BDCR_VSWRST				BIT(31)
351 
352 #define RCC_BDCR_LSEBYP_BIT	                1
353 #define RCC_BDCR_LSERDY_BIT		        2
354 #define RCC_BDCR_DIGBYP_BIT		        3
355 #define RCC_BDCR_LSECSSON_BIT		        8
356 
357 #define RCC_BDCR_LSEDRV_WIDTH		        2
358 
359 /* RCC_RDLSICR register fields */
360 #define RCC_RDLSICR_LSION			BIT(0)
361 #define RCC_RDLSICR_LSIRDY			BIT(1)
362 #define RCC_RDLSICR_MRD_MASK			GENMASK_32(20, 16)
363 #define RCC_RDLSICR_MRD_SHIFT			16
364 #define RCC_RDLSICR_EADLY_MASK			GENMASK_32(26, 24)
365 #define RCC_RDLSICR_EADLY_SHIFT			24
366 #define RCC_RDLSICR_SPARE_MASK			GENMASK_32(31, 27)
367 #define RCC_RDLSICR_SPARE_SHIFT			27
368 
369 #define RCC_RDLSICR_LSIRDY_BIT		1
370 
371 /* RCC_OCENSETR register fields */
372 #define RCC_OCENSETR_HSION			BIT(0)
373 #define RCC_OCENSETR_HSIKERON			BIT(1)
374 #define RCC_OCENSETR_CSION			BIT(4)
375 #define RCC_OCENSETR_CSIKERON			BIT(5)
376 #define RCC_OCENSETR_DIGBYP			BIT(7)
377 #define RCC_OCENSETR_HSEON			BIT(8)
378 #define RCC_OCENSETR_HSEKERON			BIT(9)
379 #define RCC_OCENSETR_HSEBYP			BIT(10)
380 #define RCC_OCENSETR_HSECSSON			BIT(11)
381 
382 #define RCC_OCENR_DIGBYP_BIT		        7
383 #define RCC_OCENR_HSEBYP_BIT		        10
384 #define RCC_OCENR_HSECSSON_BIT		        11
385 
386 /* RCC_OCENCLRR register fields */
387 #define RCC_OCENCLRR_HSION			BIT(0)
388 #define RCC_OCENCLRR_HSIKERON			BIT(1)
389 #define RCC_OCENCLRR_CSION			BIT(4)
390 #define RCC_OCENCLRR_CSIKERON			BIT(5)
391 #define RCC_OCENCLRR_DIGBYP			BIT(7)
392 #define RCC_OCENCLRR_HSEON			BIT(8)
393 #define RCC_OCENCLRR_HSEKERON			BIT(9)
394 #define RCC_OCENCLRR_HSEBYP			BIT(10)
395 
396 /* RCC_OCRDYR register fields */
397 #define RCC_OCRDYR_HSIRDY			BIT(0)
398 #define RCC_OCRDYR_HSIDIVRDY			BIT(2)
399 #define RCC_OCRDYR_CSIRDY			BIT(4)
400 #define RCC_OCRDYR_HSERDY			BIT(8)
401 #define RCC_OCRDYR_MPUCKRDY			BIT(23)
402 #define RCC_OCRDYR_AXICKRDY			BIT(24)
403 
404 #define RCC_OCRDYR_HSIRDY_BIT		        0
405 #define RCC_OCRDYR_HSIDIVRDY_BIT                2
406 #define RCC_OCRDYR_CSIRDY_BIT		        4
407 #define RCC_OCRDYR_HSERDY_BIT                   8
408 
409 /* RCC_HSICFGR register fields */
410 #define RCC_HSICFGR_HSIDIV_MASK			GENMASK_32(1, 0)
411 #define RCC_HSICFGR_HSIDIV_SHIFT		0
412 #define RCC_HSICFGR_HSITRIM_MASK		GENMASK_32(14, 8)
413 #define RCC_HSICFGR_HSITRIM_SHIFT		8
414 #define RCC_HSICFGR_HSICAL_MASK			GENMASK_32(27, 16)
415 #define RCC_HSICFGR_HSICAL_SHIFT		16
416 
417 /* RCC_CSICFGR register fields */
418 #define RCC_CSICFGR_CSITRIM_MASK		GENMASK_32(12, 8)
419 #define RCC_CSICFGR_CSITRIM_SHIFT		8
420 #define RCC_CSICFGR_CSICAL_MASK			GENMASK_32(23, 16)
421 #define RCC_CSICFGR_CSICAL_SHIFT		16
422 
423 /* RCC_MCO1CFGR register fields */
424 #define RCC_MCO1CFGR_MCO1SEL_MASK		GENMASK_32(2, 0)
425 #define RCC_MCO1CFGR_MCO1SEL_SHIFT		0
426 #define RCC_MCO1CFGR_MCO1DIV_MASK		GENMASK_32(7, 4)
427 #define RCC_MCO1CFGR_MCO1DIV_SHIFT		4
428 #define RCC_MCO1CFGR_MCO1ON			BIT(12)
429 
430 /* RCC_MCO2CFGR register fields */
431 #define RCC_MCO2CFGR_MCO2SEL_MASK		GENMASK_32(2, 0)
432 #define RCC_MCO2CFGR_MCO2SEL_SHIFT		0
433 #define RCC_MCO2CFGR_MCO2DIV_MASK		GENMASK_32(7, 4)
434 #define RCC_MCO2CFGR_MCO2DIV_SHIFT		4
435 #define RCC_MCO2CFGR_MCO2ON			BIT(12)
436 
437 /* RCC_DBGCFGR register fields */
438 #define RCC_DBGCFGR_TRACEDIV_MASK		GENMASK_32(2, 0)
439 #define RCC_DBGCFGR_TRACEDIV_SHIFT		0
440 #define RCC_DBGCFGR_DBGCKEN			BIT(8)
441 #define RCC_DBGCFGR_TRACECKEN			BIT(9)
442 #define RCC_DBGCFGR_DBGRST			BIT(12)
443 
444 /* RCC_RCK12SELR register fields */
445 #define RCC_RCK12SELR_PLL12SRC_MASK		GENMASK_32(1, 0)
446 #define RCC_RCK12SELR_PLL12SRC_SHIFT		0
447 #define RCC_RCK12SELR_PLL12SRCRDY		BIT(31)
448 
449 /* RCC_RCK3SELR register fields */
450 #define RCC_RCK3SELR_PLL3SRC_MASK		GENMASK_32(1, 0)
451 #define RCC_RCK3SELR_PLL3SRC_SHIFT		0
452 #define RCC_RCK3SELR_PLL3SRCRDY			BIT(31)
453 
454 /* RCC_RCK4SELR register fields */
455 #define RCC_RCK4SELR_PLL4SRC_MASK		GENMASK_32(1, 0)
456 #define RCC_RCK4SELR_PLL4SRC_SHIFT		0
457 #define RCC_RCK4SELR_PLL4SRCRDY			BIT(31)
458 
459 /* RCC_PLL1CR register fields */
460 #define RCC_PLL1CR_PLLON			BIT(0)
461 #define RCC_PLL1CR_PLL1RDY			BIT(1)
462 #define RCC_PLL1CR_SSCG_CTRL			BIT(2)
463 #define RCC_PLL1CR_DIVPEN			BIT(4)
464 #define RCC_PLL1CR_DIVQEN			BIT(5)
465 #define RCC_PLL1CR_DIVREN			BIT(6)
466 
467 /* RCC_PLL1CFGR1 register fields */
468 #define RCC_PLL1CFGR1_DIVN_MASK			GENMASK_32(8, 0)
469 #define RCC_PLL1CFGR1_DIVN_SHIFT		0
470 #define RCC_PLL1CFGR1_DIVM1_MASK		GENMASK_32(21, 16)
471 #define RCC_PLL1CFGR1_DIVM1_SHIFT		16
472 
473 /* RCC_PLL1CFGR2 register fields */
474 #define RCC_PLL1CFGR2_DIVP_MASK			GENMASK_32(6, 0)
475 #define RCC_PLL1CFGR2_DIVP_SHIFT		0
476 #define RCC_PLL1CFGR2_DIVQ_MASK			GENMASK_32(14, 8)
477 #define RCC_PLL1CFGR2_DIVQ_SHIFT		8
478 #define RCC_PLL1CFGR2_DIVR_MASK			GENMASK_32(22, 16)
479 #define RCC_PLL1CFGR2_DIVR_SHIFT		16
480 
481 /* RCC_PLL1FRACR register fields */
482 #define RCC_PLL1FRACR_FRACV_MASK		GENMASK_32(15, 3)
483 #define RCC_PLL1FRACR_FRACV_SHIFT		3
484 #define RCC_PLL1FRACR_FRACLE			BIT(16)
485 
486 /* RCC_PLL1CSGR register fields */
487 #define RCC_PLL1CSGR_MOD_PER_MASK		GENMASK_32(12, 0)
488 #define RCC_PLL1CSGR_MOD_PER_SHIFT		0
489 #define RCC_PLL1CSGR_TPDFN_DIS			BIT(13)
490 #define RCC_PLL1CSGR_RPDFN_DIS			BIT(14)
491 #define RCC_PLL1CSGR_SSCG_MODE			BIT(15)
492 #define RCC_PLL1CSGR_INC_STEP_MASK		GENMASK_32(30, 16)
493 #define RCC_PLL1CSGR_INC_STEP_SHIFT		16
494 
495 /* RCC_PLL2CR register fields */
496 #define RCC_PLL2CR_PLLON			BIT(0)
497 #define RCC_PLL2CR_PLL2RDY			BIT(1)
498 #define RCC_PLL2CR_SSCG_CTRL			BIT(2)
499 #define RCC_PLL2CR_DIVPEN			BIT(4)
500 #define RCC_PLL2CR_DIVQEN			BIT(5)
501 #define RCC_PLL2CR_DIVREN			BIT(6)
502 
503 /* RCC_PLL2CFGR1 register fields */
504 #define RCC_PLL2CFGR1_DIVN_MASK			GENMASK_32(8, 0)
505 #define RCC_PLL2CFGR1_DIVN_SHIFT		0
506 #define RCC_PLL2CFGR1_DIVM2_MASK		GENMASK_32(21, 16)
507 #define RCC_PLL2CFGR1_DIVM2_SHIFT		16
508 
509 /* RCC_PLL2CFGR2 register fields */
510 #define RCC_PLL2CFGR2_DIVP_MASK			GENMASK_32(6, 0)
511 #define RCC_PLL2CFGR2_DIVP_SHIFT		0
512 #define RCC_PLL2CFGR2_DIVQ_MASK			GENMASK_32(14, 8)
513 #define RCC_PLL2CFGR2_DIVQ_SHIFT		8
514 #define RCC_PLL2CFGR2_DIVR_MASK			GENMASK_32(22, 16)
515 #define RCC_PLL2CFGR2_DIVR_SHIFT		16
516 
517 /* RCC_PLL2FRACR register fields */
518 #define RCC_PLL2FRACR_FRACV_MASK		GENMASK_32(15, 3)
519 #define RCC_PLL2FRACR_FRACV_SHIFT		3
520 #define RCC_PLL2FRACR_FRACLE			BIT(16)
521 
522 /* RCC_PLL2CSGR register fields */
523 #define RCC_PLL2CSGR_MOD_PER_MASK		GENMASK_32(12, 0)
524 #define RCC_PLL2CSGR_MOD_PER_SHIFT		0
525 #define RCC_PLL2CSGR_TPDFN_DIS			BIT(13)
526 #define RCC_PLL2CSGR_RPDFN_DIS			BIT(14)
527 #define RCC_PLL2CSGR_SSCG_MODE			BIT(15)
528 #define RCC_PLL2CSGR_INC_STEP_MASK		GENMASK_32(30, 16)
529 #define RCC_PLL2CSGR_INC_STEP_SHIFT		16
530 
531 /* RCC_PLL3CR register fields */
532 #define RCC_PLL3CR_PLLON			BIT(0)
533 #define RCC_PLL3CR_PLL3RDY			BIT(1)
534 #define RCC_PLL3CR_SSCG_CTRL			BIT(2)
535 #define RCC_PLL3CR_DIVPEN			BIT(4)
536 #define RCC_PLL3CR_DIVQEN			BIT(5)
537 #define RCC_PLL3CR_DIVREN			BIT(6)
538 
539 /* RCC_PLL3CFGR1 register fields */
540 #define RCC_PLL3CFGR1_DIVN_MASK			GENMASK_32(8, 0)
541 #define RCC_PLL3CFGR1_DIVN_SHIFT		0
542 #define RCC_PLL3CFGR1_DIVM3_MASK		GENMASK_32(21, 16)
543 #define RCC_PLL3CFGR1_DIVM3_SHIFT		16
544 #define RCC_PLL3CFGR1_IFRGE_MASK		GENMASK_32(25, 24)
545 #define RCC_PLL3CFGR1_IFRGE_SHIFT		24
546 
547 /* RCC_PLL3CFGR2 register fields */
548 #define RCC_PLL3CFGR2_DIVP_MASK			GENMASK_32(6, 0)
549 #define RCC_PLL3CFGR2_DIVP_SHIFT		0
550 #define RCC_PLL3CFGR2_DIVQ_MASK			GENMASK_32(14, 8)
551 #define RCC_PLL3CFGR2_DIVQ_SHIFT		8
552 #define RCC_PLL3CFGR2_DIVR_MASK			GENMASK_32(22, 16)
553 #define RCC_PLL3CFGR2_DIVR_SHIFT		16
554 
555 /* RCC_PLL3FRACR register fields */
556 #define RCC_PLL3FRACR_FRACV_MASK		GENMASK_32(15, 3)
557 #define RCC_PLL3FRACR_FRACV_SHIFT		3
558 #define RCC_PLL3FRACR_FRACLE			BIT(16)
559 
560 /* RCC_PLL3CSGR register fields */
561 #define RCC_PLL3CSGR_MOD_PER_MASK		GENMASK_32(12, 0)
562 #define RCC_PLL3CSGR_MOD_PER_SHIFT		0
563 #define RCC_PLL3CSGR_TPDFN_DIS			BIT(13)
564 #define RCC_PLL3CSGR_RPDFN_DIS			BIT(14)
565 #define RCC_PLL3CSGR_SSCG_MODE			BIT(15)
566 #define RCC_PLL3CSGR_INC_STEP_MASK		GENMASK_32(30, 16)
567 #define RCC_PLL3CSGR_INC_STEP_SHIFT		16
568 
569 /* RCC_PLL4CR register fields */
570 #define RCC_PLL4CR_PLLON			BIT(0)
571 #define RCC_PLL4CR_PLL4RDY			BIT(1)
572 #define RCC_PLL4CR_SSCG_CTRL			BIT(2)
573 #define RCC_PLL4CR_DIVPEN			BIT(4)
574 #define RCC_PLL4CR_DIVQEN			BIT(5)
575 #define RCC_PLL4CR_DIVREN			BIT(6)
576 
577 /* RCC_PLL4CFGR1 register fields */
578 #define RCC_PLL4CFGR1_DIVN_MASK			GENMASK_32(8, 0)
579 #define RCC_PLL4CFGR1_DIVN_SHIFT		0
580 #define RCC_PLL4CFGR1_DIVM4_MASK		GENMASK_32(21, 16)
581 #define RCC_PLL4CFGR1_DIVM4_SHIFT		16
582 #define RCC_PLL4CFGR1_IFRGE_MASK		GENMASK_32(25, 24)
583 #define RCC_PLL4CFGR1_IFRGE_SHIFT		24
584 
585 /* RCC_PLL4CFGR2 register fields */
586 #define RCC_PLL4CFGR2_DIVP_MASK			GENMASK_32(6, 0)
587 #define RCC_PLL4CFGR2_DIVP_SHIFT		0
588 #define RCC_PLL4CFGR2_DIVQ_MASK			GENMASK_32(14, 8)
589 #define RCC_PLL4CFGR2_DIVQ_SHIFT		8
590 #define RCC_PLL4CFGR2_DIVR_MASK			GENMASK_32(22, 16)
591 #define RCC_PLL4CFGR2_DIVR_SHIFT		16
592 
593 /* RCC_PLL4FRACR register fields */
594 #define RCC_PLL4FRACR_FRACV_MASK		GENMASK_32(15, 3)
595 #define RCC_PLL4FRACR_FRACV_SHIFT		3
596 #define RCC_PLL4FRACR_FRACLE			BIT(16)
597 
598 /* RCC_PLL4CSGR register fields */
599 #define RCC_PLL4CSGR_MOD_PER_MASK		GENMASK_32(12, 0)
600 #define RCC_PLL4CSGR_MOD_PER_SHIFT		0
601 #define RCC_PLL4CSGR_TPDFN_DIS			BIT(13)
602 #define RCC_PLL4CSGR_RPDFN_DIS			BIT(14)
603 #define RCC_PLL4CSGR_SSCG_MODE			BIT(15)
604 #define RCC_PLL4CSGR_INC_STEP_MASK		GENMASK_32(30, 16)
605 #define RCC_PLL4CSGR_INC_STEP_SHIFT		16
606 
607 /* RCC_MPCKSELR register fields */
608 #define RCC_MPCKSELR_MPUSRC_MASK		GENMASK_32(1, 0)
609 #define RCC_MPCKSELR_MPUSRC_SHIFT		0
610 #define RCC_MPCKSELR_MPUSRCRDY			BIT(31)
611 
612 /* RCC_ASSCKSELR register fields */
613 #define RCC_ASSCKSELR_AXISSRC_MASK		GENMASK_32(2, 0)
614 #define RCC_ASSCKSELR_AXISSRC_SHIFT		0
615 #define RCC_ASSCKSELR_AXISSRCRDY		BIT(31)
616 
617 /* RCC_MSSCKSELR register fields */
618 #define RCC_MSSCKSELR_MLAHBSSRC_MASK		GENMASK_32(1, 0)
619 #define RCC_MSSCKSELR_MLAHBSSRC_SHIFT		0
620 #define RCC_MSSCKSELR_MLAHBSSRCRDY		BIT(31)
621 
622 /* RCC_CPERCKSELR register fields */
623 #define RCC_CPERCKSELR_CKPERSRC_MASK		GENMASK_32(1, 0)
624 #define RCC_CPERCKSELR_CKPERSRC_SHIFT		0
625 
626 /* RCC_RTCDIVR register fields */
627 #define RCC_RTCDIVR_RTCDIV_MASK			GENMASK_32(5, 0)
628 #define RCC_RTCDIVR_RTCDIV_SHIFT		0
629 
630 /* RCC_MPCKDIVR register fields */
631 #define RCC_MPCKDIVR_MPUDIV_MASK		GENMASK_32(3, 0)
632 #define RCC_MPCKDIVR_MPUDIV_SHIFT		0
633 #define RCC_MPCKDIVR_MPUDIVRDY			BIT(31)
634 
635 /* RCC_AXIDIVR register fields */
636 #define RCC_AXIDIVR_AXIDIV_MASK			GENMASK_32(2, 0)
637 #define RCC_AXIDIVR_AXIDIV_SHIFT		0
638 #define RCC_AXIDIVR_AXIDIVRDY			BIT(31)
639 
640 /* RCC_MLAHBDIVR register fields */
641 #define RCC_MLAHBDIVR_MLAHBDIV_MASK		GENMASK_32(3, 0)
642 #define RCC_MLAHBDIVR_MLAHBDIV_SHIFT		0
643 #define RCC_MLAHBDIVR_MLAHBDIVRDY		BIT(31)
644 
645 /* RCC_APB1DIVR register fields */
646 #define RCC_APB1DIVR_APB1DIV_MASK		GENMASK_32(2, 0)
647 #define RCC_APB1DIVR_APB1DIV_SHIFT		0
648 #define RCC_APB1DIVR_APB1DIVRDY			BIT(31)
649 
650 /* RCC_APB2DIVR register fields */
651 #define RCC_APB2DIVR_APB2DIV_MASK		GENMASK_32(2, 0)
652 #define RCC_APB2DIVR_APB2DIV_SHIFT		0
653 #define RCC_APB2DIVR_APB2DIVRDY			BIT(31)
654 
655 /* RCC_APB3DIVR register fields */
656 #define RCC_APB3DIVR_APB3DIV_MASK		GENMASK_32(2, 0)
657 #define RCC_APB3DIVR_APB3DIV_SHIFT		0
658 #define RCC_APB3DIVR_APB3DIVRDY			BIT(31)
659 
660 /* RCC_APB4DIVR register fields */
661 #define RCC_APB4DIVR_APB4DIV_MASK		GENMASK_32(2, 0)
662 #define RCC_APB4DIVR_APB4DIV_SHIFT		0
663 #define RCC_APB4DIVR_APB4DIVRDY			BIT(31)
664 
665 /* RCC_APB5DIVR register fields */
666 #define RCC_APB5DIVR_APB5DIV_MASK		GENMASK_32(2, 0)
667 #define RCC_APB5DIVR_APB5DIV_SHIFT		0
668 #define RCC_APB5DIVR_APB5DIVRDY			BIT(31)
669 
670 /* RCC_APB6DIVR register fields */
671 #define RCC_APB6DIVR_APB6DIV_MASK		GENMASK_32(2, 0)
672 #define RCC_APB6DIVR_APB6DIV_SHIFT		0
673 #define RCC_APB6DIVR_APB6DIVRDY			BIT(31)
674 
675 /* RCC_TIMG1PRER register fields */
676 #define RCC_TIMG1PRER_TIMG1PRE			BIT(0)
677 #define RCC_TIMG1PRER_TIMG1PRERDY		BIT(31)
678 
679 /* RCC_TIMG2PRER register fields */
680 #define RCC_TIMG2PRER_TIMG2PRE			BIT(0)
681 #define RCC_TIMG2PRER_TIMG2PRERDY		BIT(31)
682 
683 /* RCC_TIMG3PRER register fields */
684 #define RCC_TIMG3PRER_TIMG3PRE			BIT(0)
685 #define RCC_TIMG3PRER_TIMG3PRERDY		BIT(31)
686 
687 /* RCC_DDRITFCR register fields */
688 #define RCC_DDRITFCR_DDRC1EN			BIT(0)
689 #define RCC_DDRITFCR_DDRC1LPEN			BIT(1)
690 #define RCC_DDRITFCR_DDRPHYCEN			BIT(4)
691 #define RCC_DDRITFCR_DDRPHYCLPEN		BIT(5)
692 #define RCC_DDRITFCR_DDRCAPBEN			BIT(6)
693 #define RCC_DDRITFCR_DDRCAPBLPEN		BIT(7)
694 #define RCC_DDRITFCR_AXIDCGEN			BIT(8)
695 #define RCC_DDRITFCR_DDRPHYCAPBEN		BIT(9)
696 #define RCC_DDRITFCR_DDRPHYCAPBLPEN		BIT(10)
697 #define RCC_DDRITFCR_KERDCG_DLY_MASK		GENMASK_32(13, 11)
698 #define RCC_DDRITFCR_KERDCG_DLY_SHIFT		11
699 #define RCC_DDRITFCR_DDRCAPBRST			BIT(14)
700 #define RCC_DDRITFCR_DDRCAXIRST			BIT(15)
701 #define RCC_DDRITFCR_DDRCORERST			BIT(16)
702 #define RCC_DDRITFCR_DPHYAPBRST			BIT(17)
703 #define RCC_DDRITFCR_DPHYRST			BIT(18)
704 #define RCC_DDRITFCR_DPHYCTLRST			BIT(19)
705 #define RCC_DDRITFCR_DDRCKMOD_MASK		GENMASK_32(22, 20)
706 #define RCC_DDRITFCR_DDRCKMOD_SHIFT		20
707 #define RCC_DDRITFCR_GSKPMOD			BIT(23)
708 #define RCC_DDRITFCR_GSKPCTRL			BIT(24)
709 #define RCC_DDRITFCR_DFILP_WIDTH_MASK		GENMASK_32(27, 25)
710 #define RCC_DDRITFCR_DFILP_WIDTH_SHIFT		25
711 #define RCC_DDRITFCR_GSKP_DUR_MASK		GENMASK_32(31, 28)
712 #define RCC_DDRITFCR_GSKP_DUR_SHIFT		28
713 
714 /* RCC_I2C12CKSELR register fields */
715 #define RCC_I2C12CKSELR_I2C12SRC_MASK		GENMASK_32(2, 0)
716 #define RCC_I2C12CKSELR_I2C12SRC_SHIFT		0
717 
718 /* RCC_I2C345CKSELR register fields */
719 #define RCC_I2C345CKSELR_I2C3SRC_MASK		GENMASK_32(2, 0)
720 #define RCC_I2C345CKSELR_I2C3SRC_SHIFT		0
721 #define RCC_I2C345CKSELR_I2C4SRC_MASK		GENMASK_32(5, 3)
722 #define RCC_I2C345CKSELR_I2C4SRC_SHIFT		3
723 #define RCC_I2C345CKSELR_I2C5SRC_MASK		GENMASK_32(8, 6)
724 #define RCC_I2C345CKSELR_I2C5SRC_SHIFT		6
725 
726 /* RCC_SPI2S1CKSELR register fields */
727 #define RCC_SPI2S1CKSELR_SPI1SRC_MASK		GENMASK_32(2, 0)
728 #define RCC_SPI2S1CKSELR_SPI1SRC_SHIFT		0
729 
730 /* RCC_SPI2S23CKSELR register fields */
731 #define RCC_SPI2S23CKSELR_SPI23SRC_MASK		GENMASK_32(2, 0)
732 #define RCC_SPI2S23CKSELR_SPI23SRC_SHIFT	0
733 
734 /* RCC_SPI45CKSELR register fields */
735 #define RCC_SPI45CKSELR_SPI4SRC_MASK		GENMASK_32(2, 0)
736 #define RCC_SPI45CKSELR_SPI4SRC_SHIFT		0
737 #define RCC_SPI45CKSELR_SPI5SRC_MASK		GENMASK_32(5, 3)
738 #define RCC_SPI45CKSELR_SPI5SRC_SHIFT		3
739 
740 /* RCC_UART12CKSELR register fields */
741 #define RCC_UART12CKSELR_UART1SRC_MASK		GENMASK_32(2, 0)
742 #define RCC_UART12CKSELR_UART1SRC_SHIFT		0
743 #define RCC_UART12CKSELR_UART2SRC_MASK		GENMASK_32(5, 3)
744 #define RCC_UART12CKSELR_UART2SRC_SHIFT		3
745 
746 /* RCC_UART35CKSELR register fields */
747 #define RCC_UART35CKSELR_UART35SRC_MASK		GENMASK_32(2, 0)
748 #define RCC_UART35CKSELR_UART35SRC_SHIFT	0
749 
750 /* RCC_UART4CKSELR register fields */
751 #define RCC_UART4CKSELR_UART4SRC_MASK		GENMASK_32(2, 0)
752 #define RCC_UART4CKSELR_UART4SRC_SHIFT		0
753 
754 /* RCC_UART6CKSELR register fields */
755 #define RCC_UART6CKSELR_UART6SRC_MASK		GENMASK_32(2, 0)
756 #define RCC_UART6CKSELR_UART6SRC_SHIFT		0
757 
758 /* RCC_UART78CKSELR register fields */
759 #define RCC_UART78CKSELR_UART78SRC_MASK		GENMASK_32(2, 0)
760 #define RCC_UART78CKSELR_UART78SRC_SHIFT	0
761 
762 /* RCC_LPTIM1CKSELR register fields */
763 #define RCC_LPTIM1CKSELR_LPTIM1SRC_MASK		GENMASK_32(2, 0)
764 #define RCC_LPTIM1CKSELR_LPTIM1SRC_SHIFT	0
765 
766 /* RCC_LPTIM23CKSELR register fields */
767 #define RCC_LPTIM23CKSELR_LPTIM2SRC_MASK	GENMASK_32(2, 0)
768 #define RCC_LPTIM23CKSELR_LPTIM2SRC_SHIFT	0
769 #define RCC_LPTIM23CKSELR_LPTIM3SRC_MASK	GENMASK_32(5, 3)
770 #define RCC_LPTIM23CKSELR_LPTIM3SRC_SHIFT	3
771 
772 /* RCC_LPTIM45CKSELR register fields */
773 #define RCC_LPTIM45CKSELR_LPTIM45SRC_MASK	GENMASK_32(2, 0)
774 #define RCC_LPTIM45CKSELR_LPTIM45SRC_SHIFT	0
775 
776 /* RCC_SAI1CKSELR register fields */
777 #define RCC_SAI1CKSELR_SAI1SRC_MASK		GENMASK_32(2, 0)
778 #define RCC_SAI1CKSELR_SAI1SRC_SHIFT		0
779 
780 /* RCC_SAI2CKSELR register fields */
781 #define RCC_SAI2CKSELR_SAI2SRC_MASK		GENMASK_32(2, 0)
782 #define RCC_SAI2CKSELR_SAI2SRC_SHIFT		0
783 
784 /* RCC_FDCANCKSELR register fields */
785 #define RCC_FDCANCKSELR_FDCANSRC_MASK		GENMASK_32(1, 0)
786 #define RCC_FDCANCKSELR_FDCANSRC_SHIFT		0
787 
788 /* RCC_SPDIFCKSELR register fields */
789 #define RCC_SPDIFCKSELR_SPDIFSRC_MASK		GENMASK_32(1, 0)
790 #define RCC_SPDIFCKSELR_SPDIFSRC_SHIFT		0
791 
792 /* RCC_ADC12CKSELR register fields */
793 #define RCC_ADC12CKSELR_ADC1SRC_MASK		GENMASK_32(1, 0)
794 #define RCC_ADC12CKSELR_ADC1SRC_SHIFT		0
795 #define RCC_ADC12CKSELR_ADC2SRC_MASK		GENMASK_32(3, 2)
796 #define RCC_ADC12CKSELR_ADC2SRC_SHIFT		2
797 
798 /* RCC_SDMMC12CKSELR register fields */
799 #define RCC_SDMMC12CKSELR_SDMMC1SRC_MASK	GENMASK_32(2, 0)
800 #define RCC_SDMMC12CKSELR_SDMMC1SRC_SHIFT	0
801 #define RCC_SDMMC12CKSELR_SDMMC2SRC_MASK	GENMASK_32(5, 3)
802 #define RCC_SDMMC12CKSELR_SDMMC2SRC_SHIFT	3
803 
804 /* RCC_ETH12CKSELR register fields */
805 #define RCC_ETH12CKSELR_ETH1SRC_MASK		GENMASK_32(1, 0)
806 #define RCC_ETH12CKSELR_ETH1SRC_SHIFT		0
807 #define RCC_ETH12CKSELR_ETH1PTPDIV_MASK		GENMASK_32(7, 4)
808 #define RCC_ETH12CKSELR_ETH1PTPDIV_SHIFT	4
809 #define RCC_ETH12CKSELR_ETH2SRC_MASK		GENMASK_32(9, 8)
810 #define RCC_ETH12CKSELR_ETH2SRC_SHIFT		8
811 #define RCC_ETH12CKSELR_ETH2PTPDIV_MASK		GENMASK_32(15, 12)
812 #define RCC_ETH12CKSELR_ETH2PTPDIV_SHIFT	12
813 
814 /* RCC_USBCKSELR register fields */
815 #define RCC_USBCKSELR_USBPHYSRC_MASK		GENMASK_32(1, 0)
816 #define RCC_USBCKSELR_USBPHYSRC_SHIFT		0
817 #define RCC_USBCKSELR_USBOSRC			BIT(4)
818 
819 /* RCC_QSPICKSELR register fields */
820 #define RCC_QSPICKSELR_QSPISRC_MASK		GENMASK_32(1, 0)
821 #define RCC_QSPICKSELR_QSPISRC_SHIFT		0
822 
823 /* RCC_FMCCKSELR register fields */
824 #define RCC_FMCCKSELR_FMCSRC_MASK		GENMASK_32(1, 0)
825 #define RCC_FMCCKSELR_FMCSRC_SHIFT		0
826 
827 /* RCC_RNG1CKSELR register fields */
828 #define RCC_RNG1CKSELR_RNG1SRC_MASK		GENMASK_32(1, 0)
829 #define RCC_RNG1CKSELR_RNG1SRC_SHIFT		0
830 
831 /* RCC_STGENCKSELR register fields */
832 #define RCC_STGENCKSELR_STGENSRC_MASK		GENMASK_32(1, 0)
833 #define RCC_STGENCKSELR_STGENSRC_SHIFT		0
834 
835 /* RCC_DCMIPPCKSELR register fields */
836 #define RCC_DCMIPPCKSELR_DCMIPPSRC_MASK		GENMASK_32(1, 0)
837 #define RCC_DCMIPPCKSELR_DCMIPPSRC_SHIFT	0
838 
839 /* RCC_SAESCKSELR register fields */
840 #define RCC_SAESCKSELR_SAESSRC_MASK		GENMASK_32(1, 0)
841 #define RCC_SAESCKSELR_SAESSRC_SHIFT		0
842 
843 /* RCC_APB1RSTSETR register fields */
844 #define RCC_APB1RSTSETR_TIM2RST			BIT(0)
845 #define RCC_APB1RSTSETR_TIM3RST			BIT(1)
846 #define RCC_APB1RSTSETR_TIM4RST			BIT(2)
847 #define RCC_APB1RSTSETR_TIM5RST			BIT(3)
848 #define RCC_APB1RSTSETR_TIM6RST			BIT(4)
849 #define RCC_APB1RSTSETR_TIM7RST			BIT(5)
850 #define RCC_APB1RSTSETR_LPTIM1RST		BIT(9)
851 #define RCC_APB1RSTSETR_SPI2RST			BIT(11)
852 #define RCC_APB1RSTSETR_SPI3RST			BIT(12)
853 #define RCC_APB1RSTSETR_USART3RST		BIT(15)
854 #define RCC_APB1RSTSETR_UART4RST		BIT(16)
855 #define RCC_APB1RSTSETR_UART5RST		BIT(17)
856 #define RCC_APB1RSTSETR_UART7RST		BIT(18)
857 #define RCC_APB1RSTSETR_UART8RST		BIT(19)
858 #define RCC_APB1RSTSETR_I2C1RST			BIT(21)
859 #define RCC_APB1RSTSETR_I2C2RST			BIT(22)
860 #define RCC_APB1RSTSETR_SPDIFRST		BIT(26)
861 
862 /* RCC_APB1RSTCLRR register fields */
863 #define RCC_APB1RSTCLRR_TIM2RST			BIT(0)
864 #define RCC_APB1RSTCLRR_TIM3RST			BIT(1)
865 #define RCC_APB1RSTCLRR_TIM4RST			BIT(2)
866 #define RCC_APB1RSTCLRR_TIM5RST			BIT(3)
867 #define RCC_APB1RSTCLRR_TIM6RST			BIT(4)
868 #define RCC_APB1RSTCLRR_TIM7RST			BIT(5)
869 #define RCC_APB1RSTCLRR_LPTIM1RST		BIT(9)
870 #define RCC_APB1RSTCLRR_SPI2RST			BIT(11)
871 #define RCC_APB1RSTCLRR_SPI3RST			BIT(12)
872 #define RCC_APB1RSTCLRR_USART3RST		BIT(15)
873 #define RCC_APB1RSTCLRR_UART4RST		BIT(16)
874 #define RCC_APB1RSTCLRR_UART5RST		BIT(17)
875 #define RCC_APB1RSTCLRR_UART7RST		BIT(18)
876 #define RCC_APB1RSTCLRR_UART8RST		BIT(19)
877 #define RCC_APB1RSTCLRR_I2C1RST			BIT(21)
878 #define RCC_APB1RSTCLRR_I2C2RST			BIT(22)
879 #define RCC_APB1RSTCLRR_SPDIFRST		BIT(26)
880 
881 /* RCC_APB2RSTSETR register fields */
882 #define RCC_APB2RSTSETR_TIM1RST			BIT(0)
883 #define RCC_APB2RSTSETR_TIM8RST			BIT(1)
884 #define RCC_APB2RSTSETR_SPI1RST			BIT(8)
885 #define RCC_APB2RSTSETR_USART6RST		BIT(13)
886 #define RCC_APB2RSTSETR_SAI1RST			BIT(16)
887 #define RCC_APB2RSTSETR_SAI2RST			BIT(17)
888 #define RCC_APB2RSTSETR_DFSDMRST		BIT(20)
889 #define RCC_APB2RSTSETR_FDCANRST		BIT(24)
890 
891 /* RCC_APB2RSTCLRR register fields */
892 #define RCC_APB2RSTCLRR_TIM1RST			BIT(0)
893 #define RCC_APB2RSTCLRR_TIM8RST			BIT(1)
894 #define RCC_APB2RSTCLRR_SPI1RST			BIT(8)
895 #define RCC_APB2RSTCLRR_USART6RST		BIT(13)
896 #define RCC_APB2RSTCLRR_SAI1RST			BIT(16)
897 #define RCC_APB2RSTCLRR_SAI2RST			BIT(17)
898 #define RCC_APB2RSTCLRR_DFSDMRST		BIT(20)
899 #define RCC_APB2RSTCLRR_FDCANRST		BIT(24)
900 
901 /* RCC_APB3RSTSETR register fields */
902 #define RCC_APB3RSTSETR_LPTIM2RST		BIT(0)
903 #define RCC_APB3RSTSETR_LPTIM3RST		BIT(1)
904 #define RCC_APB3RSTSETR_LPTIM4RST		BIT(2)
905 #define RCC_APB3RSTSETR_LPTIM5RST		BIT(3)
906 #define RCC_APB3RSTSETR_SYSCFGRST		BIT(11)
907 #define RCC_APB3RSTSETR_VREFRST			BIT(13)
908 #define RCC_APB3RSTSETR_DTSRST			BIT(16)
909 #define RCC_APB3RSTSETR_PMBCTRLRST		BIT(17)
910 
911 /* RCC_APB3RSTCLRR register fields */
912 #define RCC_APB3RSTCLRR_LPTIM2RST		BIT(0)
913 #define RCC_APB3RSTCLRR_LPTIM3RST		BIT(1)
914 #define RCC_APB3RSTCLRR_LPTIM4RST		BIT(2)
915 #define RCC_APB3RSTCLRR_LPTIM5RST		BIT(3)
916 #define RCC_APB3RSTCLRR_SYSCFGRST		BIT(11)
917 #define RCC_APB3RSTCLRR_VREFRST			BIT(13)
918 #define RCC_APB3RSTCLRR_DTSRST			BIT(16)
919 #define RCC_APB3RSTCLRR_PMBCTRLRST		BIT(17)
920 
921 /* RCC_APB4RSTSETR register fields */
922 #define RCC_APB4RSTSETR_LTDCRST			BIT(0)
923 #define RCC_APB4RSTSETR_DCMIPPRST		BIT(1)
924 #define RCC_APB4RSTSETR_DDRPERFMRST		BIT(8)
925 #define RCC_APB4RSTSETR_USBPHYRST		BIT(16)
926 
927 /* RCC_APB4RSTCLRR register fields */
928 #define RCC_APB4RSTCLRR_LTDCRST			BIT(0)
929 #define RCC_APB4RSTCLRR_DCMIPPRST		BIT(1)
930 #define RCC_APB4RSTCLRR_DDRPERFMRST		BIT(8)
931 #define RCC_APB4RSTCLRR_USBPHYRST		BIT(16)
932 
933 /* RCC_APB5RSTSETR register fields */
934 #define RCC_APB5RSTSETR_STGENRST		BIT(20)
935 
936 /* RCC_APB5RSTCLRR register fields */
937 #define RCC_APB5RSTCLRR_STGENRST		BIT(20)
938 
939 /* RCC_APB6RSTSETR register fields */
940 #define RCC_APB6RSTSETR_USART1RST		BIT(0)
941 #define RCC_APB6RSTSETR_USART2RST		BIT(1)
942 #define RCC_APB6RSTSETR_SPI4RST			BIT(2)
943 #define RCC_APB6RSTSETR_SPI5RST			BIT(3)
944 #define RCC_APB6RSTSETR_I2C3RST			BIT(4)
945 #define RCC_APB6RSTSETR_I2C4RST			BIT(5)
946 #define RCC_APB6RSTSETR_I2C5RST			BIT(6)
947 #define RCC_APB6RSTSETR_TIM12RST		BIT(7)
948 #define RCC_APB6RSTSETR_TIM13RST		BIT(8)
949 #define RCC_APB6RSTSETR_TIM14RST		BIT(9)
950 #define RCC_APB6RSTSETR_TIM15RST		BIT(10)
951 #define RCC_APB6RSTSETR_TIM16RST		BIT(11)
952 #define RCC_APB6RSTSETR_TIM17RST		BIT(12)
953 
954 /* RCC_APB6RSTCLRR register fields */
955 #define RCC_APB6RSTCLRR_USART1RST		BIT(0)
956 #define RCC_APB6RSTCLRR_USART2RST		BIT(1)
957 #define RCC_APB6RSTCLRR_SPI4RST			BIT(2)
958 #define RCC_APB6RSTCLRR_SPI5RST			BIT(3)
959 #define RCC_APB6RSTCLRR_I2C3RST			BIT(4)
960 #define RCC_APB6RSTCLRR_I2C4RST			BIT(5)
961 #define RCC_APB6RSTCLRR_I2C5RST			BIT(6)
962 #define RCC_APB6RSTCLRR_TIM12RST		BIT(7)
963 #define RCC_APB6RSTCLRR_TIM13RST		BIT(8)
964 #define RCC_APB6RSTCLRR_TIM14RST		BIT(9)
965 #define RCC_APB6RSTCLRR_TIM15RST		BIT(10)
966 #define RCC_APB6RSTCLRR_TIM16RST		BIT(11)
967 #define RCC_APB6RSTCLRR_TIM17RST		BIT(12)
968 
969 /* RCC_AHB2RSTSETR register fields */
970 #define RCC_AHB2RSTSETR_DMA1RST			BIT(0)
971 #define RCC_AHB2RSTSETR_DMA2RST			BIT(1)
972 #define RCC_AHB2RSTSETR_DMAMUX1RST		BIT(2)
973 #define RCC_AHB2RSTSETR_DMA3RST			BIT(3)
974 #define RCC_AHB2RSTSETR_DMAMUX2RST		BIT(4)
975 #define RCC_AHB2RSTSETR_ADC1RST			BIT(5)
976 #define RCC_AHB2RSTSETR_ADC2RST			BIT(6)
977 #define RCC_AHB2RSTSETR_USBORST			BIT(8)
978 
979 /* RCC_AHB2RSTCLRR register fields */
980 #define RCC_AHB2RSTCLRR_DMA1RST			BIT(0)
981 #define RCC_AHB2RSTCLRR_DMA2RST			BIT(1)
982 #define RCC_AHB2RSTCLRR_DMAMUX1RST		BIT(2)
983 #define RCC_AHB2RSTCLRR_DMA3RST			BIT(3)
984 #define RCC_AHB2RSTCLRR_DMAMUX2RST		BIT(4)
985 #define RCC_AHB2RSTCLRR_ADC1RST			BIT(5)
986 #define RCC_AHB2RSTCLRR_ADC2RST			BIT(6)
987 #define RCC_AHB2RSTCLRR_USBORST			BIT(8)
988 
989 /* RCC_AHB4RSTSETR register fields */
990 #define RCC_AHB4RSTSETR_GPIOARST		BIT(0)
991 #define RCC_AHB4RSTSETR_GPIOBRST		BIT(1)
992 #define RCC_AHB4RSTSETR_GPIOCRST		BIT(2)
993 #define RCC_AHB4RSTSETR_GPIODRST		BIT(3)
994 #define RCC_AHB4RSTSETR_GPIOERST		BIT(4)
995 #define RCC_AHB4RSTSETR_GPIOFRST		BIT(5)
996 #define RCC_AHB4RSTSETR_GPIOGRST		BIT(6)
997 #define RCC_AHB4RSTSETR_GPIOHRST		BIT(7)
998 #define RCC_AHB4RSTSETR_GPIOIRST		BIT(8)
999 #define RCC_AHB4RSTSETR_TSCRST			BIT(15)
1000 
1001 /* RCC_AHB4RSTCLRR register fields */
1002 #define RCC_AHB4RSTCLRR_GPIOARST		BIT(0)
1003 #define RCC_AHB4RSTCLRR_GPIOBRST		BIT(1)
1004 #define RCC_AHB4RSTCLRR_GPIOCRST		BIT(2)
1005 #define RCC_AHB4RSTCLRR_GPIODRST		BIT(3)
1006 #define RCC_AHB4RSTCLRR_GPIOERST		BIT(4)
1007 #define RCC_AHB4RSTCLRR_GPIOFRST		BIT(5)
1008 #define RCC_AHB4RSTCLRR_GPIOGRST		BIT(6)
1009 #define RCC_AHB4RSTCLRR_GPIOHRST		BIT(7)
1010 #define RCC_AHB4RSTCLRR_GPIOIRST		BIT(8)
1011 #define RCC_AHB4RSTCLRR_TSCRST			BIT(15)
1012 
1013 /* RCC_AHB5RSTSETR register fields */
1014 #define RCC_AHB5RSTSETR_PKARST			BIT(2)
1015 #define RCC_AHB5RSTSETR_SAESRST			BIT(3)
1016 #define RCC_AHB5RSTSETR_CRYP1RST		BIT(4)
1017 #define RCC_AHB5RSTSETR_HASH1RST		BIT(5)
1018 #define RCC_AHB5RSTSETR_RNG1RST			BIT(6)
1019 #define RCC_AHB5RSTSETR_AXIMCRST		BIT(16)
1020 
1021 /* RCC_AHB5RSTCLRR register fields */
1022 #define RCC_AHB5RSTCLRR_PKARST			BIT(2)
1023 #define RCC_AHB5RSTCLRR_SAESRST			BIT(3)
1024 #define RCC_AHB5RSTCLRR_CRYP1RST		BIT(4)
1025 #define RCC_AHB5RSTCLRR_HASH1RST		BIT(5)
1026 #define RCC_AHB5RSTCLRR_RNG1RST			BIT(6)
1027 #define RCC_AHB5RSTCLRR_AXIMCRST		BIT(16)
1028 
1029 /* RCC_AHB6RSTSETR register fields */
1030 #define RCC_AHB6RSTSETR_MDMARST			BIT(0)
1031 #define RCC_AHB6RSTSETR_MCERST			BIT(1)
1032 #define RCC_AHB6RSTSETR_ETH1MACRST		BIT(10)
1033 #define RCC_AHB6RSTSETR_FMCRST			BIT(12)
1034 #define RCC_AHB6RSTSETR_QSPIRST			BIT(14)
1035 #define RCC_AHB6RSTSETR_SDMMC1RST		BIT(16)
1036 #define RCC_AHB6RSTSETR_SDMMC2RST		BIT(17)
1037 #define RCC_AHB6RSTSETR_CRC1RST			BIT(20)
1038 #define RCC_AHB6RSTSETR_USBHRST			BIT(24)
1039 #define RCC_AHB6RSTSETR_ETH2MACRST		BIT(30)
1040 
1041 /* RCC_AHB6RSTCLRR register fields */
1042 #define RCC_AHB6RSTCLRR_MDMARST			BIT(0)
1043 #define RCC_AHB6RSTCLRR_MCERST			BIT(1)
1044 #define RCC_AHB6RSTCLRR_ETH1MACRST		BIT(10)
1045 #define RCC_AHB6RSTCLRR_FMCRST			BIT(12)
1046 #define RCC_AHB6RSTCLRR_QSPIRST			BIT(14)
1047 #define RCC_AHB6RSTCLRR_SDMMC1RST		BIT(16)
1048 #define RCC_AHB6RSTCLRR_SDMMC2RST		BIT(17)
1049 #define RCC_AHB6RSTCLRR_CRC1RST			BIT(20)
1050 #define RCC_AHB6RSTCLRR_USBHRST			BIT(24)
1051 #define RCC_AHB6RSTCLRR_ETH2MACRST		BIT(30)
1052 
1053 /* RCC_MP_APB1ENSETR register fields */
1054 #define RCC_MP_APB1ENSETR_TIM2EN		BIT(0)
1055 #define RCC_MP_APB1ENSETR_TIM3EN		BIT(1)
1056 #define RCC_MP_APB1ENSETR_TIM4EN		BIT(2)
1057 #define RCC_MP_APB1ENSETR_TIM5EN		BIT(3)
1058 #define RCC_MP_APB1ENSETR_TIM6EN		BIT(4)
1059 #define RCC_MP_APB1ENSETR_TIM7EN		BIT(5)
1060 #define RCC_MP_APB1ENSETR_LPTIM1EN		BIT(9)
1061 #define RCC_MP_APB1ENSETR_SPI2EN		BIT(11)
1062 #define RCC_MP_APB1ENSETR_SPI3EN		BIT(12)
1063 #define RCC_MP_APB1ENSETR_USART3EN		BIT(15)
1064 #define RCC_MP_APB1ENSETR_UART4EN		BIT(16)
1065 #define RCC_MP_APB1ENSETR_UART5EN		BIT(17)
1066 #define RCC_MP_APB1ENSETR_UART7EN		BIT(18)
1067 #define RCC_MP_APB1ENSETR_UART8EN		BIT(19)
1068 #define RCC_MP_APB1ENSETR_I2C1EN		BIT(21)
1069 #define RCC_MP_APB1ENSETR_I2C2EN		BIT(22)
1070 #define RCC_MP_APB1ENSETR_SPDIFEN		BIT(26)
1071 
1072 /* RCC_MP_APB1ENCLRR register fields */
1073 #define RCC_MP_APB1ENCLRR_TIM2EN		BIT(0)
1074 #define RCC_MP_APB1ENCLRR_TIM3EN		BIT(1)
1075 #define RCC_MP_APB1ENCLRR_TIM4EN		BIT(2)
1076 #define RCC_MP_APB1ENCLRR_TIM5EN		BIT(3)
1077 #define RCC_MP_APB1ENCLRR_TIM6EN		BIT(4)
1078 #define RCC_MP_APB1ENCLRR_TIM7EN		BIT(5)
1079 #define RCC_MP_APB1ENCLRR_LPTIM1EN		BIT(9)
1080 #define RCC_MP_APB1ENCLRR_SPI2EN		BIT(11)
1081 #define RCC_MP_APB1ENCLRR_SPI3EN		BIT(12)
1082 #define RCC_MP_APB1ENCLRR_USART3EN		BIT(15)
1083 #define RCC_MP_APB1ENCLRR_UART4EN		BIT(16)
1084 #define RCC_MP_APB1ENCLRR_UART5EN		BIT(17)
1085 #define RCC_MP_APB1ENCLRR_UART7EN		BIT(18)
1086 #define RCC_MP_APB1ENCLRR_UART8EN		BIT(19)
1087 #define RCC_MP_APB1ENCLRR_I2C1EN		BIT(21)
1088 #define RCC_MP_APB1ENCLRR_I2C2EN		BIT(22)
1089 #define RCC_MP_APB1ENCLRR_SPDIFEN		BIT(26)
1090 
1091 /* RCC_MP_APB2ENSETR register fields */
1092 #define RCC_MP_APB2ENSETR_TIM1EN		BIT(0)
1093 #define RCC_MP_APB2ENSETR_TIM8EN		BIT(1)
1094 #define RCC_MP_APB2ENSETR_SPI1EN		BIT(8)
1095 #define RCC_MP_APB2ENSETR_USART6EN		BIT(13)
1096 #define RCC_MP_APB2ENSETR_SAI1EN		BIT(16)
1097 #define RCC_MP_APB2ENSETR_SAI2EN		BIT(17)
1098 #define RCC_MP_APB2ENSETR_DFSDMEN		BIT(20)
1099 #define RCC_MP_APB2ENSETR_ADFSDMEN		BIT(21)
1100 #define RCC_MP_APB2ENSETR_FDCANEN		BIT(24)
1101 
1102 /* RCC_MP_APB2ENCLRR register fields */
1103 #define RCC_MP_APB2ENCLRR_TIM1EN		BIT(0)
1104 #define RCC_MP_APB2ENCLRR_TIM8EN		BIT(1)
1105 #define RCC_MP_APB2ENCLRR_SPI1EN		BIT(8)
1106 #define RCC_MP_APB2ENCLRR_USART6EN		BIT(13)
1107 #define RCC_MP_APB2ENCLRR_SAI1EN		BIT(16)
1108 #define RCC_MP_APB2ENCLRR_SAI2EN		BIT(17)
1109 #define RCC_MP_APB2ENCLRR_DFSDMEN		BIT(20)
1110 #define RCC_MP_APB2ENCLRR_ADFSDMEN		BIT(21)
1111 #define RCC_MP_APB2ENCLRR_FDCANEN		BIT(24)
1112 
1113 /* RCC_MP_APB3ENSETR register fields */
1114 #define RCC_MP_APB3ENSETR_LPTIM2EN		BIT(0)
1115 #define RCC_MP_APB3ENSETR_LPTIM3EN		BIT(1)
1116 #define RCC_MP_APB3ENSETR_LPTIM4EN		BIT(2)
1117 #define RCC_MP_APB3ENSETR_LPTIM5EN		BIT(3)
1118 #define RCC_MP_APB3ENSETR_VREFEN		BIT(13)
1119 #define RCC_MP_APB3ENSETR_DTSEN			BIT(16)
1120 #define RCC_MP_APB3ENSETR_PMBCTRLEN		BIT(17)
1121 #define RCC_MP_APB3ENSETR_HDPEN			BIT(20)
1122 
1123 /* RCC_MP_APB3ENCLRR register fields */
1124 #define RCC_MP_APB3ENCLRR_LPTIM2EN		BIT(0)
1125 #define RCC_MP_APB3ENCLRR_LPTIM3EN		BIT(1)
1126 #define RCC_MP_APB3ENCLRR_LPTIM4EN		BIT(2)
1127 #define RCC_MP_APB3ENCLRR_LPTIM5EN		BIT(3)
1128 #define RCC_MP_APB3ENCLRR_VREFEN		BIT(13)
1129 #define RCC_MP_APB3ENCLRR_DTSEN			BIT(16)
1130 #define RCC_MP_APB3ENCLRR_PMBCTRLEN		BIT(17)
1131 #define RCC_MP_APB3ENCLRR_HDPEN			BIT(20)
1132 
1133 /* RCC_MP_S_APB3ENSETR register fields */
1134 #define RCC_MP_S_APB3ENSETR_SYSCFGEN		BIT(0)
1135 
1136 /* RCC_MP_S_APB3ENCLRR register fields */
1137 #define RCC_MP_S_APB3ENCLRR_SYSCFGEN		BIT(0)
1138 
1139 /* RCC_MP_NS_APB3ENSETR register fields */
1140 #define RCC_MP_NS_APB3ENSETR_SYSCFGEN		BIT(0)
1141 
1142 /* RCC_MP_NS_APB3ENCLRR register fields */
1143 #define RCC_MP_NS_APB3ENCLRR_SYSCFGEN		BIT(0)
1144 
1145 /* RCC_MP_APB4ENSETR register fields */
1146 #define RCC_MP_APB4ENSETR_DCMIPPEN		BIT(1)
1147 #define RCC_MP_APB4ENSETR_DDRPERFMEN		BIT(8)
1148 #define RCC_MP_APB4ENSETR_IWDG2APBEN		BIT(15)
1149 #define RCC_MP_APB4ENSETR_USBPHYEN		BIT(16)
1150 #define RCC_MP_APB4ENSETR_STGENROEN		BIT(20)
1151 
1152 /* RCC_MP_APB4ENCLRR register fields */
1153 #define RCC_MP_APB4ENCLRR_DCMIPPEN		BIT(1)
1154 #define RCC_MP_APB4ENCLRR_DDRPERFMEN		BIT(8)
1155 #define RCC_MP_APB4ENCLRR_IWDG2APBEN		BIT(15)
1156 #define RCC_MP_APB4ENCLRR_USBPHYEN		BIT(16)
1157 #define RCC_MP_APB4ENCLRR_STGENROEN		BIT(20)
1158 
1159 /* RCC_MP_S_APB4ENSETR register fields */
1160 #define RCC_MP_S_APB4ENSETR_LTDCEN		BIT(0)
1161 
1162 /* RCC_MP_S_APB4ENCLRR register fields */
1163 #define RCC_MP_S_APB4ENCLRR_LTDCEN		BIT(0)
1164 
1165 /* RCC_MP_NS_APB4ENSETR register fields */
1166 #define RCC_MP_NS_APB4ENSETR_LTDCEN		BIT(0)
1167 
1168 /* RCC_MP_NS_APB4ENCLRR register fields */
1169 #define RCC_MP_NS_APB4ENCLRR_LTDCEN		BIT(0)
1170 
1171 /* RCC_MP_APB5ENSETR register fields */
1172 #define RCC_MP_APB5ENSETR_RTCAPBEN		BIT(8)
1173 #define RCC_MP_APB5ENSETR_TZCEN			BIT(11)
1174 #define RCC_MP_APB5ENSETR_ETZPCEN		BIT(13)
1175 #define RCC_MP_APB5ENSETR_IWDG1APBEN		BIT(15)
1176 #define RCC_MP_APB5ENSETR_BSECEN		BIT(16)
1177 #define RCC_MP_APB5ENSETR_STGENCEN		BIT(20)
1178 
1179 /* RCC_MP_APB5ENCLRR register fields */
1180 #define RCC_MP_APB5ENCLRR_RTCAPBEN		BIT(8)
1181 #define RCC_MP_APB5ENCLRR_TZCEN			BIT(11)
1182 #define RCC_MP_APB5ENCLRR_ETZPCEN		BIT(13)
1183 #define RCC_MP_APB5ENCLRR_IWDG1APBEN		BIT(15)
1184 #define RCC_MP_APB5ENCLRR_BSECEN		BIT(16)
1185 #define RCC_MP_APB5ENCLRR_STGENCEN		BIT(20)
1186 
1187 /* RCC_MP_APB6ENSETR register fields */
1188 #define RCC_MP_APB6ENSETR_USART1EN		BIT(0)
1189 #define RCC_MP_APB6ENSETR_USART2EN		BIT(1)
1190 #define RCC_MP_APB6ENSETR_SPI4EN		BIT(2)
1191 #define RCC_MP_APB6ENSETR_SPI5EN		BIT(3)
1192 #define RCC_MP_APB6ENSETR_I2C3EN		BIT(4)
1193 #define RCC_MP_APB6ENSETR_I2C4EN		BIT(5)
1194 #define RCC_MP_APB6ENSETR_I2C5EN		BIT(6)
1195 #define RCC_MP_APB6ENSETR_TIM12EN		BIT(7)
1196 #define RCC_MP_APB6ENSETR_TIM13EN		BIT(8)
1197 #define RCC_MP_APB6ENSETR_TIM14EN		BIT(9)
1198 #define RCC_MP_APB6ENSETR_TIM15EN		BIT(10)
1199 #define RCC_MP_APB6ENSETR_TIM16EN		BIT(11)
1200 #define RCC_MP_APB6ENSETR_TIM17EN		BIT(12)
1201 
1202 /* RCC_MP_APB6ENCLRR register fields */
1203 #define RCC_MP_APB6ENCLRR_USART1EN		BIT(0)
1204 #define RCC_MP_APB6ENCLRR_USART2EN		BIT(1)
1205 #define RCC_MP_APB6ENCLRR_SPI4EN		BIT(2)
1206 #define RCC_MP_APB6ENCLRR_SPI5EN		BIT(3)
1207 #define RCC_MP_APB6ENCLRR_I2C3EN		BIT(4)
1208 #define RCC_MP_APB6ENCLRR_I2C4EN		BIT(5)
1209 #define RCC_MP_APB6ENCLRR_I2C5EN		BIT(6)
1210 #define RCC_MP_APB6ENCLRR_TIM12EN		BIT(7)
1211 #define RCC_MP_APB6ENCLRR_TIM13EN		BIT(8)
1212 #define RCC_MP_APB6ENCLRR_TIM14EN		BIT(9)
1213 #define RCC_MP_APB6ENCLRR_TIM15EN		BIT(10)
1214 #define RCC_MP_APB6ENCLRR_TIM16EN		BIT(11)
1215 #define RCC_MP_APB6ENCLRR_TIM17EN		BIT(12)
1216 
1217 /* RCC_MP_AHB2ENSETR register fields */
1218 #define RCC_MP_AHB2ENSETR_DMA1EN		BIT(0)
1219 #define RCC_MP_AHB2ENSETR_DMA2EN		BIT(1)
1220 #define RCC_MP_AHB2ENSETR_DMAMUX1EN		BIT(2)
1221 #define RCC_MP_AHB2ENSETR_DMA3EN		BIT(3)
1222 #define RCC_MP_AHB2ENSETR_DMAMUX2EN		BIT(4)
1223 #define RCC_MP_AHB2ENSETR_ADC1EN		BIT(5)
1224 #define RCC_MP_AHB2ENSETR_ADC2EN		BIT(6)
1225 #define RCC_MP_AHB2ENSETR_USBOEN		BIT(8)
1226 
1227 /* RCC_MP_AHB2ENCLRR register fields */
1228 #define RCC_MP_AHB2ENCLRR_DMA1EN		BIT(0)
1229 #define RCC_MP_AHB2ENCLRR_DMA2EN		BIT(1)
1230 #define RCC_MP_AHB2ENCLRR_DMAMUX1EN		BIT(2)
1231 #define RCC_MP_AHB2ENCLRR_DMA3EN		BIT(3)
1232 #define RCC_MP_AHB2ENCLRR_DMAMUX2EN		BIT(4)
1233 #define RCC_MP_AHB2ENCLRR_ADC1EN		BIT(5)
1234 #define RCC_MP_AHB2ENCLRR_ADC2EN		BIT(6)
1235 #define RCC_MP_AHB2ENCLRR_USBOEN		BIT(8)
1236 
1237 /* RCC_MP_AHB4ENSETR register fields */
1238 #define RCC_MP_AHB4ENSETR_TSCEN			BIT(15)
1239 
1240 /* RCC_MP_AHB4ENCLRR register fields */
1241 #define RCC_MP_AHB4ENCLRR_TSCEN			BIT(15)
1242 
1243 /* RCC_MP_S_AHB4ENSETR register fields */
1244 #define RCC_MP_S_AHB4ENSETR_GPIOAEN		BIT(0)
1245 #define RCC_MP_S_AHB4ENSETR_GPIOBEN		BIT(1)
1246 #define RCC_MP_S_AHB4ENSETR_GPIOCEN		BIT(2)
1247 #define RCC_MP_S_AHB4ENSETR_GPIODEN		BIT(3)
1248 #define RCC_MP_S_AHB4ENSETR_GPIOEEN		BIT(4)
1249 #define RCC_MP_S_AHB4ENSETR_GPIOFEN		BIT(5)
1250 #define RCC_MP_S_AHB4ENSETR_GPIOGEN		BIT(6)
1251 #define RCC_MP_S_AHB4ENSETR_GPIOHEN		BIT(7)
1252 #define RCC_MP_S_AHB4ENSETR_GPIOIEN		BIT(8)
1253 
1254 /* RCC_MP_S_AHB4ENCLRR register fields */
1255 #define RCC_MP_S_AHB4ENCLRR_GPIOAEN		BIT(0)
1256 #define RCC_MP_S_AHB4ENCLRR_GPIOBEN		BIT(1)
1257 #define RCC_MP_S_AHB4ENCLRR_GPIOCEN		BIT(2)
1258 #define RCC_MP_S_AHB4ENCLRR_GPIODEN		BIT(3)
1259 #define RCC_MP_S_AHB4ENCLRR_GPIOEEN		BIT(4)
1260 #define RCC_MP_S_AHB4ENCLRR_GPIOFEN		BIT(5)
1261 #define RCC_MP_S_AHB4ENCLRR_GPIOGEN		BIT(6)
1262 #define RCC_MP_S_AHB4ENCLRR_GPIOHEN		BIT(7)
1263 #define RCC_MP_S_AHB4ENCLRR_GPIOIEN		BIT(8)
1264 
1265 /* RCC_MP_NS_AHB4ENSETR register fields */
1266 #define RCC_MP_NS_AHB4ENSETR_GPIOAEN		BIT(0)
1267 #define RCC_MP_NS_AHB4ENSETR_GPIOBEN		BIT(1)
1268 #define RCC_MP_NS_AHB4ENSETR_GPIOCEN		BIT(2)
1269 #define RCC_MP_NS_AHB4ENSETR_GPIODEN		BIT(3)
1270 #define RCC_MP_NS_AHB4ENSETR_GPIOEEN		BIT(4)
1271 #define RCC_MP_NS_AHB4ENSETR_GPIOFEN		BIT(5)
1272 #define RCC_MP_NS_AHB4ENSETR_GPIOGEN		BIT(6)
1273 #define RCC_MP_NS_AHB4ENSETR_GPIOHEN		BIT(7)
1274 #define RCC_MP_NS_AHB4ENSETR_GPIOIEN		BIT(8)
1275 
1276 /* RCC_MP_NS_AHB4ENCLRR register fields */
1277 #define RCC_MP_NS_AHB4ENCLRR_GPIOAEN		BIT(0)
1278 #define RCC_MP_NS_AHB4ENCLRR_GPIOBEN		BIT(1)
1279 #define RCC_MP_NS_AHB4ENCLRR_GPIOCEN		BIT(2)
1280 #define RCC_MP_NS_AHB4ENCLRR_GPIODEN		BIT(3)
1281 #define RCC_MP_NS_AHB4ENCLRR_GPIOEEN		BIT(4)
1282 #define RCC_MP_NS_AHB4ENCLRR_GPIOFEN		BIT(5)
1283 #define RCC_MP_NS_AHB4ENCLRR_GPIOGEN		BIT(6)
1284 #define RCC_MP_NS_AHB4ENCLRR_GPIOHEN		BIT(7)
1285 #define RCC_MP_NS_AHB4ENCLRR_GPIOIEN		BIT(8)
1286 
1287 /* RCC_MP_AHB5ENSETR register fields */
1288 #define RCC_MP_AHB5ENSETR_PKAEN			BIT(2)
1289 #define RCC_MP_AHB5ENSETR_SAESEN		BIT(3)
1290 #define RCC_MP_AHB5ENSETR_CRYP1EN		BIT(4)
1291 #define RCC_MP_AHB5ENSETR_HASH1EN		BIT(5)
1292 #define RCC_MP_AHB5ENSETR_RNG1EN		BIT(6)
1293 #define RCC_MP_AHB5ENSETR_BKPSRAMEN		BIT(8)
1294 #define RCC_MP_AHB5ENSETR_AXIMCEN		BIT(16)
1295 
1296 /* RCC_MP_AHB5ENCLRR register fields */
1297 #define RCC_MP_AHB5ENCLRR_PKAEN			BIT(2)
1298 #define RCC_MP_AHB5ENCLRR_SAESEN		BIT(3)
1299 #define RCC_MP_AHB5ENCLRR_CRYP1EN		BIT(4)
1300 #define RCC_MP_AHB5ENCLRR_HASH1EN		BIT(5)
1301 #define RCC_MP_AHB5ENCLRR_RNG1EN		BIT(6)
1302 #define RCC_MP_AHB5ENCLRR_BKPSRAMEN		BIT(8)
1303 #define RCC_MP_AHB5ENCLRR_AXIMCEN		BIT(16)
1304 
1305 /* RCC_MP_AHB6ENSETR register fields */
1306 #define RCC_MP_AHB6ENSETR_MCEEN			BIT(1)
1307 #define RCC_MP_AHB6ENSETR_ETH1CKEN		BIT(7)
1308 #define RCC_MP_AHB6ENSETR_ETH1TXEN		BIT(8)
1309 #define RCC_MP_AHB6ENSETR_ETH1RXEN		BIT(9)
1310 #define RCC_MP_AHB6ENSETR_ETH1MACEN		BIT(10)
1311 #define RCC_MP_AHB6ENSETR_FMCEN			BIT(12)
1312 #define RCC_MP_AHB6ENSETR_QSPIEN		BIT(14)
1313 #define RCC_MP_AHB6ENSETR_SDMMC1EN		BIT(16)
1314 #define RCC_MP_AHB6ENSETR_SDMMC2EN		BIT(17)
1315 #define RCC_MP_AHB6ENSETR_CRC1EN		BIT(20)
1316 #define RCC_MP_AHB6ENSETR_USBHEN		BIT(24)
1317 #define RCC_MP_AHB6ENSETR_ETH2CKEN		BIT(27)
1318 #define RCC_MP_AHB6ENSETR_ETH2TXEN		BIT(28)
1319 #define RCC_MP_AHB6ENSETR_ETH2RXEN		BIT(29)
1320 #define RCC_MP_AHB6ENSETR_ETH2MACEN		BIT(30)
1321 
1322 /* RCC_MP_AHB6ENCLRR register fields */
1323 #define RCC_MP_AHB6ENCLRR_MCEEN			BIT(1)
1324 #define RCC_MP_AHB6ENCLRR_ETH1CKEN		BIT(7)
1325 #define RCC_MP_AHB6ENCLRR_ETH1TXEN		BIT(8)
1326 #define RCC_MP_AHB6ENCLRR_ETH1RXEN		BIT(9)
1327 #define RCC_MP_AHB6ENCLRR_ETH1MACEN		BIT(10)
1328 #define RCC_MP_AHB6ENCLRR_FMCEN			BIT(12)
1329 #define RCC_MP_AHB6ENCLRR_QSPIEN		BIT(14)
1330 #define RCC_MP_AHB6ENCLRR_SDMMC1EN		BIT(16)
1331 #define RCC_MP_AHB6ENCLRR_SDMMC2EN		BIT(17)
1332 #define RCC_MP_AHB6ENCLRR_CRC1EN		BIT(20)
1333 #define RCC_MP_AHB6ENCLRR_USBHEN		BIT(24)
1334 #define RCC_MP_AHB6ENCLRR_ETH2CKEN		BIT(27)
1335 #define RCC_MP_AHB6ENCLRR_ETH2TXEN		BIT(28)
1336 #define RCC_MP_AHB6ENCLRR_ETH2RXEN		BIT(29)
1337 #define RCC_MP_AHB6ENCLRR_ETH2MACEN		BIT(30)
1338 
1339 /* RCC_MP_S_AHB6ENSETR register fields */
1340 #define RCC_MP_S_AHB6ENSETR_MDMAEN		BIT(0)
1341 
1342 /* RCC_MP_S_AHB6ENCLRR register fields */
1343 #define RCC_MP_S_AHB6ENCLRR_MDMAEN		BIT(0)
1344 
1345 /* RCC_MP_NS_AHB6ENSETR register fields */
1346 #define RCC_MP_NS_AHB6ENSETR_MDMAEN		BIT(0)
1347 
1348 /* RCC_MP_NS_AHB6ENCLRR register fields */
1349 #define RCC_MP_NS_AHB6ENCLRR_MDMAEN		BIT(0)
1350 
1351 /* RCC_MP_APB1LPENSETR register fields */
1352 #define RCC_MP_APB1LPENSETR_TIM2LPEN		BIT(0)
1353 #define RCC_MP_APB1LPENSETR_TIM3LPEN		BIT(1)
1354 #define RCC_MP_APB1LPENSETR_TIM4LPEN		BIT(2)
1355 #define RCC_MP_APB1LPENSETR_TIM5LPEN		BIT(3)
1356 #define RCC_MP_APB1LPENSETR_TIM6LPEN		BIT(4)
1357 #define RCC_MP_APB1LPENSETR_TIM7LPEN		BIT(5)
1358 #define RCC_MP_APB1LPENSETR_LPTIM1LPEN		BIT(9)
1359 #define RCC_MP_APB1LPENSETR_SPI2LPEN		BIT(11)
1360 #define RCC_MP_APB1LPENSETR_SPI3LPEN		BIT(12)
1361 #define RCC_MP_APB1LPENSETR_USART3LPEN		BIT(15)
1362 #define RCC_MP_APB1LPENSETR_UART4LPEN		BIT(16)
1363 #define RCC_MP_APB1LPENSETR_UART5LPEN		BIT(17)
1364 #define RCC_MP_APB1LPENSETR_UART7LPEN		BIT(18)
1365 #define RCC_MP_APB1LPENSETR_UART8LPEN		BIT(19)
1366 #define RCC_MP_APB1LPENSETR_I2C1LPEN		BIT(21)
1367 #define RCC_MP_APB1LPENSETR_I2C2LPEN		BIT(22)
1368 #define RCC_MP_APB1LPENSETR_SPDIFLPEN		BIT(26)
1369 
1370 /* RCC_MP_APB1LPENCLRR register fields */
1371 #define RCC_MP_APB1LPENCLRR_TIM2LPEN		BIT(0)
1372 #define RCC_MP_APB1LPENCLRR_TIM3LPEN		BIT(1)
1373 #define RCC_MP_APB1LPENCLRR_TIM4LPEN		BIT(2)
1374 #define RCC_MP_APB1LPENCLRR_TIM5LPEN		BIT(3)
1375 #define RCC_MP_APB1LPENCLRR_TIM6LPEN		BIT(4)
1376 #define RCC_MP_APB1LPENCLRR_TIM7LPEN		BIT(5)
1377 #define RCC_MP_APB1LPENCLRR_LPTIM1LPEN		BIT(9)
1378 #define RCC_MP_APB1LPENCLRR_SPI2LPEN		BIT(11)
1379 #define RCC_MP_APB1LPENCLRR_SPI3LPEN		BIT(12)
1380 #define RCC_MP_APB1LPENCLRR_USART3LPEN		BIT(15)
1381 #define RCC_MP_APB1LPENCLRR_UART4LPEN		BIT(16)
1382 #define RCC_MP_APB1LPENCLRR_UART5LPEN		BIT(17)
1383 #define RCC_MP_APB1LPENCLRR_UART7LPEN		BIT(18)
1384 #define RCC_MP_APB1LPENCLRR_UART8LPEN		BIT(19)
1385 #define RCC_MP_APB1LPENCLRR_I2C1LPEN		BIT(21)
1386 #define RCC_MP_APB1LPENCLRR_I2C2LPEN		BIT(22)
1387 #define RCC_MP_APB1LPENCLRR_SPDIFLPEN		BIT(26)
1388 
1389 /* RCC_MP_APB2LPENSETR register fields */
1390 #define RCC_MP_APB2LPENSETR_TIM1LPEN		BIT(0)
1391 #define RCC_MP_APB2LPENSETR_TIM8LPEN		BIT(1)
1392 #define RCC_MP_APB2LPENSETR_SPI1LPEN		BIT(8)
1393 #define RCC_MP_APB2LPENSETR_USART6LPEN		BIT(13)
1394 #define RCC_MP_APB2LPENSETR_SAI1LPEN		BIT(16)
1395 #define RCC_MP_APB2LPENSETR_SAI2LPEN		BIT(17)
1396 #define RCC_MP_APB2LPENSETR_DFSDMLPEN		BIT(20)
1397 #define RCC_MP_APB2LPENSETR_ADFSDMLPEN		BIT(21)
1398 #define RCC_MP_APB2LPENSETR_FDCANLPEN		BIT(24)
1399 
1400 /* RCC_MP_APB2LPENCLRR register fields */
1401 #define RCC_MP_APB2LPENCLRR_TIM1LPEN		BIT(0)
1402 #define RCC_MP_APB2LPENCLRR_TIM8LPEN		BIT(1)
1403 #define RCC_MP_APB2LPENCLRR_SPI1LPEN		BIT(8)
1404 #define RCC_MP_APB2LPENCLRR_USART6LPEN		BIT(13)
1405 #define RCC_MP_APB2LPENCLRR_SAI1LPEN		BIT(16)
1406 #define RCC_MP_APB2LPENCLRR_SAI2LPEN		BIT(17)
1407 #define RCC_MP_APB2LPENCLRR_DFSDMLPEN		BIT(20)
1408 #define RCC_MP_APB2LPENCLRR_ADFSDMLPEN		BIT(21)
1409 #define RCC_MP_APB2LPENCLRR_FDCANLPEN		BIT(24)
1410 
1411 /* RCC_MP_APB3LPENSETR register fields */
1412 #define RCC_MP_APB3LPENSETR_LPTIM2LPEN		BIT(0)
1413 #define RCC_MP_APB3LPENSETR_LPTIM3LPEN		BIT(1)
1414 #define RCC_MP_APB3LPENSETR_LPTIM4LPEN		BIT(2)
1415 #define RCC_MP_APB3LPENSETR_LPTIM5LPEN		BIT(3)
1416 #define RCC_MP_APB3LPENSETR_VREFLPEN		BIT(13)
1417 #define RCC_MP_APB3LPENSETR_DTSLPEN		BIT(16)
1418 #define RCC_MP_APB3LPENSETR_PMBCTRLLPEN		BIT(17)
1419 
1420 /* RCC_MP_APB3LPENCLRR register fields */
1421 #define RCC_MP_APB3LPENCLRR_LPTIM2LPEN		BIT(0)
1422 #define RCC_MP_APB3LPENCLRR_LPTIM3LPEN		BIT(1)
1423 #define RCC_MP_APB3LPENCLRR_LPTIM4LPEN		BIT(2)
1424 #define RCC_MP_APB3LPENCLRR_LPTIM5LPEN		BIT(3)
1425 #define RCC_MP_APB3LPENCLRR_VREFLPEN		BIT(13)
1426 #define RCC_MP_APB3LPENCLRR_DTSLPEN		BIT(16)
1427 #define RCC_MP_APB3LPENCLRR_PMBCTRLLPEN		BIT(17)
1428 
1429 /* RCC_MP_S_APB3LPENSETR register fields */
1430 #define RCC_MP_S_APB3LPENSETR_SYSCFGLPEN	BIT(0)
1431 
1432 /* RCC_MP_S_APB3LPENCLRR register fields */
1433 #define RCC_MP_S_APB3LPENCLRR_SYSCFGLPEN	BIT(0)
1434 
1435 /* RCC_MP_NS_APB3LPENSETR register fields */
1436 #define RCC_MP_NS_APB3LPENSETR_SYSCFGLPEN	BIT(0)
1437 
1438 /* RCC_MP_NS_APB3LPENCLRR register fields */
1439 #define RCC_MP_NS_APB3LPENCLRR_SYSCFGLPEN	BIT(0)
1440 
1441 /* RCC_MP_APB4LPENSETR register fields */
1442 #define RCC_MP_APB4LPENSETR_DCMIPPLPEN		BIT(1)
1443 #define RCC_MP_APB4LPENSETR_DDRPERFMLPEN	BIT(8)
1444 #define RCC_MP_APB4LPENSETR_IWDG2APBLPEN	BIT(15)
1445 #define RCC_MP_APB4LPENSETR_USBPHYLPEN		BIT(16)
1446 #define RCC_MP_APB4LPENSETR_STGENROLPEN		BIT(20)
1447 #define RCC_MP_APB4LPENSETR_STGENROSTPEN	BIT(21)
1448 
1449 /* RCC_MP_APB4LPENCLRR register fields */
1450 #define RCC_MP_APB4LPENCLRR_DCMIPPLPEN		BIT(1)
1451 #define RCC_MP_APB4LPENCLRR_DDRPERFMLPEN	BIT(8)
1452 #define RCC_MP_APB4LPENCLRR_IWDG2APBLPEN	BIT(15)
1453 #define RCC_MP_APB4LPENCLRR_USBPHYLPEN		BIT(16)
1454 #define RCC_MP_APB4LPENCLRR_STGENROLPEN		BIT(20)
1455 #define RCC_MP_APB4LPENCLRR_STGENROSTPEN	BIT(21)
1456 
1457 /* RCC_MP_S_APB4LPENSETR register fields */
1458 #define RCC_MP_S_APB4LPENSETR_LTDCLPEN		BIT(0)
1459 
1460 /* RCC_MP_S_APB4LPENCLRR register fields */
1461 #define RCC_MP_S_APB4LPENCLRR_LTDCLPEN		BIT(0)
1462 
1463 /* RCC_MP_NS_APB4LPENSETR register fields */
1464 #define RCC_MP_NS_APB4LPENSETR_LTDCLPEN		BIT(0)
1465 
1466 /* RCC_MP_NS_APB4LPENCLRR register fields */
1467 #define RCC_MP_NS_APB4LPENCLRR_LTDCLPEN		BIT(0)
1468 
1469 /* RCC_MP_APB5LPENSETR register fields */
1470 #define RCC_MP_APB5LPENSETR_RTCAPBLPEN		BIT(8)
1471 #define RCC_MP_APB5LPENSETR_TZCLPEN		BIT(11)
1472 #define RCC_MP_APB5LPENSETR_ETZPCLPEN		BIT(13)
1473 #define RCC_MP_APB5LPENSETR_IWDG1APBLPEN	BIT(15)
1474 #define RCC_MP_APB5LPENSETR_BSECLPEN		BIT(16)
1475 #define RCC_MP_APB5LPENSETR_STGENCLPEN		BIT(20)
1476 #define RCC_MP_APB5LPENSETR_STGENCSTPEN		BIT(21)
1477 
1478 /* RCC_MP_APB5LPENCLRR register fields */
1479 #define RCC_MP_APB5LPENCLRR_RTCAPBLPEN		BIT(8)
1480 #define RCC_MP_APB5LPENCLRR_TZCLPEN		BIT(11)
1481 #define RCC_MP_APB5LPENCLRR_ETZPCLPEN		BIT(13)
1482 #define RCC_MP_APB5LPENCLRR_IWDG1APBLPEN	BIT(15)
1483 #define RCC_MP_APB5LPENCLRR_BSECLPEN		BIT(16)
1484 #define RCC_MP_APB5LPENCLRR_STGENCLPEN		BIT(20)
1485 #define RCC_MP_APB5LPENCLRR_STGENCSTPEN		BIT(21)
1486 
1487 /* RCC_MP_APB6LPENSETR register fields */
1488 #define RCC_MP_APB6LPENSETR_USART1LPEN		BIT(0)
1489 #define RCC_MP_APB6LPENSETR_USART2LPEN		BIT(1)
1490 #define RCC_MP_APB6LPENSETR_SPI4LPEN		BIT(2)
1491 #define RCC_MP_APB6LPENSETR_SPI5LPEN		BIT(3)
1492 #define RCC_MP_APB6LPENSETR_I2C3LPEN		BIT(4)
1493 #define RCC_MP_APB6LPENSETR_I2C4LPEN		BIT(5)
1494 #define RCC_MP_APB6LPENSETR_I2C5LPEN		BIT(6)
1495 #define RCC_MP_APB6LPENSETR_TIM12LPEN		BIT(7)
1496 #define RCC_MP_APB6LPENSETR_TIM13LPEN		BIT(8)
1497 #define RCC_MP_APB6LPENSETR_TIM14LPEN		BIT(9)
1498 #define RCC_MP_APB6LPENSETR_TIM15LPEN		BIT(10)
1499 #define RCC_MP_APB6LPENSETR_TIM16LPEN		BIT(11)
1500 #define RCC_MP_APB6LPENSETR_TIM17LPEN		BIT(12)
1501 
1502 /* RCC_MP_APB6LPENCLRR register fields */
1503 #define RCC_MP_APB6LPENCLRR_USART1LPEN		BIT(0)
1504 #define RCC_MP_APB6LPENCLRR_USART2LPEN		BIT(1)
1505 #define RCC_MP_APB6LPENCLRR_SPI4LPEN		BIT(2)
1506 #define RCC_MP_APB6LPENCLRR_SPI5LPEN		BIT(3)
1507 #define RCC_MP_APB6LPENCLRR_I2C3LPEN		BIT(4)
1508 #define RCC_MP_APB6LPENCLRR_I2C4LPEN		BIT(5)
1509 #define RCC_MP_APB6LPENCLRR_I2C5LPEN		BIT(6)
1510 #define RCC_MP_APB6LPENCLRR_TIM12LPEN		BIT(7)
1511 #define RCC_MP_APB6LPENCLRR_TIM13LPEN		BIT(8)
1512 #define RCC_MP_APB6LPENCLRR_TIM14LPEN		BIT(9)
1513 #define RCC_MP_APB6LPENCLRR_TIM15LPEN		BIT(10)
1514 #define RCC_MP_APB6LPENCLRR_TIM16LPEN		BIT(11)
1515 #define RCC_MP_APB6LPENCLRR_TIM17LPEN		BIT(12)
1516 
1517 /* RCC_MP_AHB2LPENSETR register fields */
1518 #define RCC_MP_AHB2LPENSETR_DMA1LPEN		BIT(0)
1519 #define RCC_MP_AHB2LPENSETR_DMA2LPEN		BIT(1)
1520 #define RCC_MP_AHB2LPENSETR_DMAMUX1LPEN		BIT(2)
1521 #define RCC_MP_AHB2LPENSETR_DMA3LPEN		BIT(3)
1522 #define RCC_MP_AHB2LPENSETR_DMAMUX2LPEN		BIT(4)
1523 #define RCC_MP_AHB2LPENSETR_ADC1LPEN		BIT(5)
1524 #define RCC_MP_AHB2LPENSETR_ADC2LPEN		BIT(6)
1525 #define RCC_MP_AHB2LPENSETR_USBOLPEN		BIT(8)
1526 
1527 /* RCC_MP_AHB2LPENCLRR register fields */
1528 #define RCC_MP_AHB2LPENCLRR_DMA1LPEN		BIT(0)
1529 #define RCC_MP_AHB2LPENCLRR_DMA2LPEN		BIT(1)
1530 #define RCC_MP_AHB2LPENCLRR_DMAMUX1LPEN		BIT(2)
1531 #define RCC_MP_AHB2LPENCLRR_DMA3LPEN		BIT(3)
1532 #define RCC_MP_AHB2LPENCLRR_DMAMUX2LPEN		BIT(4)
1533 #define RCC_MP_AHB2LPENCLRR_ADC1LPEN		BIT(5)
1534 #define RCC_MP_AHB2LPENCLRR_ADC2LPEN		BIT(6)
1535 #define RCC_MP_AHB2LPENCLRR_USBOLPEN		BIT(8)
1536 
1537 /* RCC_MP_AHB4LPENSETR register fields */
1538 #define RCC_MP_AHB4LPENSETR_TSCLPEN		BIT(15)
1539 
1540 /* RCC_MP_AHB4LPENCLRR register fields */
1541 #define RCC_MP_AHB4LPENCLRR_TSCLPEN		BIT(15)
1542 
1543 /* RCC_MP_S_AHB4LPENSETR register fields */
1544 #define RCC_MP_S_AHB4LPENSETR_GPIOALPEN		BIT(0)
1545 #define RCC_MP_S_AHB4LPENSETR_GPIOBLPEN		BIT(1)
1546 #define RCC_MP_S_AHB4LPENSETR_GPIOCLPEN		BIT(2)
1547 #define RCC_MP_S_AHB4LPENSETR_GPIODLPEN		BIT(3)
1548 #define RCC_MP_S_AHB4LPENSETR_GPIOELPEN		BIT(4)
1549 #define RCC_MP_S_AHB4LPENSETR_GPIOFLPEN		BIT(5)
1550 #define RCC_MP_S_AHB4LPENSETR_GPIOGLPEN		BIT(6)
1551 #define RCC_MP_S_AHB4LPENSETR_GPIOHLPEN		BIT(7)
1552 #define RCC_MP_S_AHB4LPENSETR_GPIOILPEN		BIT(8)
1553 
1554 /* RCC_MP_S_AHB4LPENCLRR register fields */
1555 #define RCC_MP_S_AHB4LPENCLRR_GPIOALPEN		BIT(0)
1556 #define RCC_MP_S_AHB4LPENCLRR_GPIOBLPEN		BIT(1)
1557 #define RCC_MP_S_AHB4LPENCLRR_GPIOCLPEN		BIT(2)
1558 #define RCC_MP_S_AHB4LPENCLRR_GPIODLPEN		BIT(3)
1559 #define RCC_MP_S_AHB4LPENCLRR_GPIOELPEN		BIT(4)
1560 #define RCC_MP_S_AHB4LPENCLRR_GPIOFLPEN		BIT(5)
1561 #define RCC_MP_S_AHB4LPENCLRR_GPIOGLPEN		BIT(6)
1562 #define RCC_MP_S_AHB4LPENCLRR_GPIOHLPEN		BIT(7)
1563 #define RCC_MP_S_AHB4LPENCLRR_GPIOILPEN		BIT(8)
1564 
1565 /* RCC_MP_NS_AHB4LPENSETR register fields */
1566 #define RCC_MP_NS_AHB4LPENSETR_GPIOALPEN	BIT(0)
1567 #define RCC_MP_NS_AHB4LPENSETR_GPIOBLPEN	BIT(1)
1568 #define RCC_MP_NS_AHB4LPENSETR_GPIOCLPEN	BIT(2)
1569 #define RCC_MP_NS_AHB4LPENSETR_GPIODLPEN	BIT(3)
1570 #define RCC_MP_NS_AHB4LPENSETR_GPIOELPEN	BIT(4)
1571 #define RCC_MP_NS_AHB4LPENSETR_GPIOFLPEN	BIT(5)
1572 #define RCC_MP_NS_AHB4LPENSETR_GPIOGLPEN	BIT(6)
1573 #define RCC_MP_NS_AHB4LPENSETR_GPIOHLPEN	BIT(7)
1574 #define RCC_MP_NS_AHB4LPENSETR_GPIOILPEN	BIT(8)
1575 
1576 /* RCC_MP_NS_AHB4LPENCLRR register fields */
1577 #define RCC_MP_NS_AHB4LPENCLRR_GPIOALPEN	BIT(0)
1578 #define RCC_MP_NS_AHB4LPENCLRR_GPIOBLPEN	BIT(1)
1579 #define RCC_MP_NS_AHB4LPENCLRR_GPIOCLPEN	BIT(2)
1580 #define RCC_MP_NS_AHB4LPENCLRR_GPIODLPEN	BIT(3)
1581 #define RCC_MP_NS_AHB4LPENCLRR_GPIOELPEN	BIT(4)
1582 #define RCC_MP_NS_AHB4LPENCLRR_GPIOFLPEN	BIT(5)
1583 #define RCC_MP_NS_AHB4LPENCLRR_GPIOGLPEN	BIT(6)
1584 #define RCC_MP_NS_AHB4LPENCLRR_GPIOHLPEN	BIT(7)
1585 #define RCC_MP_NS_AHB4LPENCLRR_GPIOILPEN	BIT(8)
1586 
1587 /* RCC_MP_AHB5LPENSETR register fields */
1588 #define RCC_MP_AHB5LPENSETR_PKALPEN		BIT(2)
1589 #define RCC_MP_AHB5LPENSETR_SAESLPEN		BIT(3)
1590 #define RCC_MP_AHB5LPENSETR_CRYP1LPEN		BIT(4)
1591 #define RCC_MP_AHB5LPENSETR_HASH1LPEN		BIT(5)
1592 #define RCC_MP_AHB5LPENSETR_RNG1LPEN		BIT(6)
1593 #define RCC_MP_AHB5LPENSETR_BKPSRAMLPEN		BIT(8)
1594 
1595 /* RCC_MP_AHB5LPENCLRR register fields */
1596 #define RCC_MP_AHB5LPENCLRR_PKALPEN		BIT(2)
1597 #define RCC_MP_AHB5LPENCLRR_SAESLPEN		BIT(3)
1598 #define RCC_MP_AHB5LPENCLRR_CRYP1LPEN		BIT(4)
1599 #define RCC_MP_AHB5LPENCLRR_HASH1LPEN		BIT(5)
1600 #define RCC_MP_AHB5LPENCLRR_RNG1LPEN		BIT(6)
1601 #define RCC_MP_AHB5LPENCLRR_BKPSRAMLPEN		BIT(8)
1602 
1603 /* RCC_MP_AHB6LPENSETR register fields */
1604 #define RCC_MP_AHB6LPENSETR_MCELPEN		BIT(1)
1605 #define RCC_MP_AHB6LPENSETR_ETH1CKLPEN		BIT(7)
1606 #define RCC_MP_AHB6LPENSETR_ETH1TXLPEN		BIT(8)
1607 #define RCC_MP_AHB6LPENSETR_ETH1RXLPEN		BIT(9)
1608 #define RCC_MP_AHB6LPENSETR_ETH1MACLPEN		BIT(10)
1609 #define RCC_MP_AHB6LPENSETR_ETH1STPEN		BIT(11)
1610 #define RCC_MP_AHB6LPENSETR_FMCLPEN		BIT(12)
1611 #define RCC_MP_AHB6LPENSETR_QSPILPEN		BIT(14)
1612 #define RCC_MP_AHB6LPENSETR_SDMMC1LPEN		BIT(16)
1613 #define RCC_MP_AHB6LPENSETR_SDMMC2LPEN		BIT(17)
1614 #define RCC_MP_AHB6LPENSETR_CRC1LPEN		BIT(20)
1615 #define RCC_MP_AHB6LPENSETR_USBHLPEN		BIT(24)
1616 #define RCC_MP_AHB6LPENSETR_ETH2CKLPEN		BIT(27)
1617 #define RCC_MP_AHB6LPENSETR_ETH2TXLPEN		BIT(28)
1618 #define RCC_MP_AHB6LPENSETR_ETH2RXLPEN		BIT(29)
1619 #define RCC_MP_AHB6LPENSETR_ETH2MACLPEN		BIT(30)
1620 #define RCC_MP_AHB6LPENSETR_ETH2STPEN		BIT(31)
1621 
1622 /* RCC_MP_AHB6LPENCLRR register fields */
1623 #define RCC_MP_AHB6LPENCLRR_MCELPEN		BIT(1)
1624 #define RCC_MP_AHB6LPENCLRR_ETH1CKLPEN		BIT(7)
1625 #define RCC_MP_AHB6LPENCLRR_ETH1TXLPEN		BIT(8)
1626 #define RCC_MP_AHB6LPENCLRR_ETH1RXLPEN		BIT(9)
1627 #define RCC_MP_AHB6LPENCLRR_ETH1MACLPEN		BIT(10)
1628 #define RCC_MP_AHB6LPENCLRR_ETH1STPEN		BIT(11)
1629 #define RCC_MP_AHB6LPENCLRR_FMCLPEN		BIT(12)
1630 #define RCC_MP_AHB6LPENCLRR_QSPILPEN		BIT(14)
1631 #define RCC_MP_AHB6LPENCLRR_SDMMC1LPEN		BIT(16)
1632 #define RCC_MP_AHB6LPENCLRR_SDMMC2LPEN		BIT(17)
1633 #define RCC_MP_AHB6LPENCLRR_CRC1LPEN		BIT(20)
1634 #define RCC_MP_AHB6LPENCLRR_USBHLPEN		BIT(24)
1635 #define RCC_MP_AHB6LPENCLRR_ETH2CKLPEN		BIT(27)
1636 #define RCC_MP_AHB6LPENCLRR_ETH2TXLPEN		BIT(28)
1637 #define RCC_MP_AHB6LPENCLRR_ETH2RXLPEN		BIT(29)
1638 #define RCC_MP_AHB6LPENCLRR_ETH2MACLPEN		BIT(30)
1639 #define RCC_MP_AHB6LPENCLRR_ETH2STPEN		BIT(31)
1640 
1641 /* RCC_MP_S_AHB6LPENSETR register fields */
1642 #define RCC_MP_S_AHB6LPENSETR_MDMALPEN		BIT(0)
1643 
1644 /* RCC_MP_S_AHB6LPENCLRR register fields */
1645 #define RCC_MP_S_AHB6LPENCLRR_MDMALPEN		BIT(0)
1646 
1647 /* RCC_MP_NS_AHB6LPENSETR register fields */
1648 #define RCC_MP_NS_AHB6LPENSETR_MDMALPEN		BIT(0)
1649 
1650 /* RCC_MP_NS_AHB6LPENCLRR register fields */
1651 #define RCC_MP_NS_AHB6LPENCLRR_MDMALPEN		BIT(0)
1652 
1653 /* RCC_MP_S_AXIMLPENSETR register fields */
1654 #define RCC_MP_S_AXIMLPENSETR_SYSRAMLPEN	BIT(0)
1655 
1656 /* RCC_MP_S_AXIMLPENCLRR register fields */
1657 #define RCC_MP_S_AXIMLPENCLRR_SYSRAMLPEN	BIT(0)
1658 
1659 /* RCC_MP_NS_AXIMLPENSETR register fields */
1660 #define RCC_MP_NS_AXIMLPENSETR_SYSRAMLPEN	BIT(0)
1661 
1662 /* RCC_MP_NS_AXIMLPENCLRR register fields */
1663 #define RCC_MP_NS_AXIMLPENCLRR_SYSRAMLPEN	BIT(0)
1664 
1665 /* RCC_MP_MLAHBLPENSETR register fields */
1666 #define RCC_MP_MLAHBLPENSETR_SRAM1LPEN		BIT(0)
1667 #define RCC_MP_MLAHBLPENSETR_SRAM2LPEN		BIT(1)
1668 #define RCC_MP_MLAHBLPENSETR_SRAM3LPEN		BIT(2)
1669 
1670 /* RCC_MP_MLAHBLPENCLRR register fields */
1671 #define RCC_MP_MLAHBLPENCLRR_SRAM1LPEN		BIT(0)
1672 #define RCC_MP_MLAHBLPENCLRR_SRAM2LPEN		BIT(1)
1673 #define RCC_MP_MLAHBLPENCLRR_SRAM3LPEN		BIT(2)
1674 
1675 /* RCC_APB3SECSR register fields */
1676 #define RCC_APB3SECSR_LPTIM2SECF		BIT(0)
1677 #define RCC_APB3SECSR_LPTIM3SECF		BIT(1)
1678 #define RCC_APB3SECSR_VREFSECF			BIT(13)
1679 
1680 /* RCC_APB4SECSR register fields */
1681 #define RCC_APB4SECSR_DCMIPPSECF		BIT(1)
1682 #define RCC_APB4SECSR_USBPHYSECF		BIT(16)
1683 
1684 /* RCC_APB5SECSR register fields */
1685 #define RCC_APB5SECSR_RTCSECF			BIT(8)
1686 #define RCC_APB5SECSR_TZCSECF			BIT(11)
1687 #define RCC_APB5SECSR_ETZPCSECF			BIT(13)
1688 #define RCC_APB5SECSR_IWDG1SECF			BIT(15)
1689 #define RCC_APB5SECSR_BSECSECF			BIT(16)
1690 #define RCC_APB5SECSR_STGENCSECF_MASK		GENMASK_32(21, 20)
1691 #define RCC_APB5SECSR_STGENCSECF_SHIFT		20
1692 
1693 /* RCC_APB6SECSR register fields */
1694 #define RCC_APB6SECSR_USART1SECF		BIT(0)
1695 #define RCC_APB6SECSR_USART2SECF		BIT(1)
1696 #define RCC_APB6SECSR_SPI4SECF			BIT(2)
1697 #define RCC_APB6SECSR_SPI5SECF			BIT(3)
1698 #define RCC_APB6SECSR_I2C3SECF			BIT(4)
1699 #define RCC_APB6SECSR_I2C4SECF			BIT(5)
1700 #define RCC_APB6SECSR_I2C5SECF			BIT(6)
1701 #define RCC_APB6SECSR_TIM12SECF			BIT(7)
1702 #define RCC_APB6SECSR_TIM13SECF			BIT(8)
1703 #define RCC_APB6SECSR_TIM14SECF			BIT(9)
1704 #define RCC_APB6SECSR_TIM15SECF			BIT(10)
1705 #define RCC_APB6SECSR_TIM16SECF			BIT(11)
1706 #define RCC_APB6SECSR_TIM17SECF			BIT(12)
1707 
1708 /* RCC_AHB2SECSR register fields */
1709 #define RCC_AHB2SECSR_DMA3SECF			BIT(3)
1710 #define RCC_AHB2SECSR_DMAMUX2SECF		BIT(4)
1711 #define RCC_AHB2SECSR_ADC1SECF			BIT(5)
1712 #define RCC_AHB2SECSR_ADC2SECF			BIT(6)
1713 #define RCC_AHB2SECSR_USBOSECF			BIT(8)
1714 
1715 /* RCC_AHB4SECSR register fields */
1716 #define RCC_AHB4SECSR_TSCSECF			BIT(15)
1717 
1718 /* RCC_AHB5SECSR register fields */
1719 #define RCC_AHB5SECSR_PKASECF			BIT(2)
1720 #define RCC_AHB5SECSR_SAESSECF			BIT(3)
1721 #define RCC_AHB5SECSR_CRYP1SECF			BIT(4)
1722 #define RCC_AHB5SECSR_HASH1SECF			BIT(5)
1723 #define RCC_AHB5SECSR_RNG1SECF			BIT(6)
1724 #define RCC_AHB5SECSR_BKPSRAMSECF		BIT(8)
1725 
1726 /* RCC_AHB6SECSR register fields */
1727 #define RCC_AHB6SECSR_MCESECF			BIT(1)
1728 #define RCC_AHB6SECSR_ETH1SECF_MASK		GENMASK_32(11, 7)
1729 #define RCC_AHB6SECSR_ETH1SECF_SHIFT		7
1730 #define RCC_AHB6SECSR_FMCSECF			BIT(12)
1731 #define RCC_AHB6SECSR_QSPISECF			BIT(14)
1732 #define RCC_AHB6SECSR_SDMMC1SECF		BIT(16)
1733 #define RCC_AHB6SECSR_SDMMC2SECF		BIT(17)
1734 #define RCC_AHB6SECSR_ETH2SECF_MASK		GENMASK_32(31, 27)
1735 #define RCC_AHB6SECSR_ETH2SECF_SHIFT		27
1736 
1737 /* RCC_VERR register fields */
1738 #define RCC_VERR_MINREV_MASK			GENMASK_32(3, 0)
1739 #define RCC_VERR_MINREV_SHIFT			0
1740 #define RCC_VERR_MAJREV_MASK			GENMASK_32(7, 4)
1741 #define RCC_VERR_MAJREV_SHIFT			4
1742 
1743 /* RCC_IDR register fields */
1744 #define RCC_IDR_ID_MASK				GENMASK_32(31, 0)
1745 #define RCC_IDR_ID_SHIFT			0
1746 
1747 /* RCC_SIDR register fields */
1748 #define RCC_SIDR_SID_MASK			GENMASK_32(31, 0)
1749 #define RCC_SIDR_SID_SHIFT			0
1750 
1751 /* Used for all RCC_PLL<n>CR registers */
1752 #define RCC_PLLNCR_PLLON			BIT(0)
1753 #define RCC_PLLNCR_PLLRDY			BIT(1)
1754 #define RCC_PLLNCR_SSCG_CTRL			BIT(2)
1755 #define RCC_PLLNCR_DIVPEN			BIT(4)
1756 #define RCC_PLLNCR_DIVQEN			BIT(5)
1757 #define RCC_PLLNCR_DIVREN			BIT(6)
1758 #define RCC_PLLNCR_DIVEN_SHIFT			4
1759 
1760 /* Used for all RCC_PLL<n>CFGR1 registers */
1761 #define RCC_PLLNCFGR1_DIVM_SHIFT		16
1762 #define RCC_PLLNCFGR1_DIVM_MASK			GENMASK_32(21, 16)
1763 #define RCC_PLLNCFGR1_DIVN_SHIFT		0
1764 #define RCC_PLLNCFGR1_DIVN_MASK			GENMASK_32(8, 0)
1765 
1766 /* Only for PLL3 and PLL4 */
1767 #define RCC_PLLNCFGR1_IFRGE_SHIFT		24
1768 #define RCC_PLLNCFGR1_IFRGE_MASK		GENMASK_32(25, 24)
1769 
1770 /* Used for all RCC_PLL<n>CFGR2 registers */
1771 #define RCC_PLLNCFGR2_DIVX_MASK			GENMASK_32(6, 0)
1772 #define RCC_PLLNCFGR2_DIVP_SHIFT		0
1773 #define RCC_PLLNCFGR2_DIVP_MASK			GENMASK_32(6, 0)
1774 #define RCC_PLLNCFGR2_DIVQ_SHIFT		8
1775 #define RCC_PLLNCFGR2_DIVQ_MASK			GENMASK_32(14, 8)
1776 #define RCC_PLLNCFGR2_DIVR_SHIFT		16
1777 #define RCC_PLLNCFGR2_DIVR_MASK			GENMASK_32(22, 16)
1778 
1779 /* Used for all RCC_PLL<n>FRACR registers */
1780 #define RCC_PLLNFRACR_FRACV_SHIFT		3
1781 #define RCC_PLLNFRACR_FRACV_MASK		GENMASK_32(15, 3)
1782 #define RCC_PLLNFRACR_FRACLE			BIT(16)
1783 
1784 /* Used for all RCC_PLL<n>CSGR registers */
1785 #define RCC_PLLNCSGR_INC_STEP_SHIFT		16
1786 #define RCC_PLLNCSGR_INC_STEP_MASK		GENMASK_32(30, 16)
1787 #define RCC_PLLNCSGR_MOD_PER_SHIFT		0
1788 #define RCC_PLLNCSGR_MOD_PER_MASK		GENMASK_32(12, 0)
1789 #define RCC_PLLNCSGR_SSCG_MODE_SHIFT		15
1790 #define RCC_PLLNCSGR_SSCG_MODE_MASK		BIT(15)
1791 
1792 /* Used for most of RCC_<x>SELR registers */
1793 #define RCC_SELR_SRC_MASK			GENMASK_32(2, 0)
1794 #define RCC_SELR_REFCLK_SRC_MASK		GENMASK_32(1, 0)
1795 #define RCC_SELR_SRCRDY				BIT(31)
1796 
1797 /* Values of RCC_MPCKSELR register */
1798 #define RCC_MPCKSELR_HSI			0x00000000
1799 #define RCC_MPCKSELR_HSE			0x00000001
1800 #define RCC_MPCKSELR_PLL			0x00000002
1801 #define RCC_MPCKSELR_PLL_MPUDIV			0x00000003
1802 
1803 /* Values of RCC_ASSCKSELR register */
1804 #define RCC_ASSCKSELR_HSI			0x00000000
1805 #define RCC_ASSCKSELR_HSE			0x00000001
1806 #define RCC_ASSCKSELR_PLL			0x00000002
1807 
1808 /* Values of RCC_MSSCKSELR register */
1809 #define RCC_MSSCKSELR_HSI			0x00000000
1810 #define RCC_MSSCKSELR_HSE			0x00000001
1811 #define RCC_MSSCKSELR_CSI			0x00000002
1812 #define RCC_MSSCKSELR_PLL			0x00000003
1813 
1814 /* Values of RCC_CPERCKSELR register */
1815 #define RCC_CPERCKSELR_HSI			0x00000000
1816 #define RCC_CPERCKSELR_CSI			0x00000001
1817 #define RCC_CPERCKSELR_HSE			0x00000002
1818 
1819 /* Used for most of DIVR register: max div for RTC */
1820 #define RCC_DIVR_DIV_MASK			GENMASK_32(5, 0)
1821 #define RCC_DIVR_DIVRDY				BIT(31)
1822 
1823 /* Masks for specific DIVR registers */
1824 #define RCC_APBXDIV_MASK			GENMASK_32(2, 0)
1825 #define RCC_MPUDIV_MASK				GENMASK_32(2, 0)
1826 #define RCC_AXIDIV_MASK				GENMASK_32(2, 0)
1827 #define RCC_MLAHBDIV_MASK			GENMASK_32(3, 0)
1828 
1829 /* Used for TIMER Prescaler */
1830 #define RCC_TIMGXPRER_TIMGXPRE			BIT(0)
1831 
1832 /* Offset between RCC_MP_xxxENSETR and RCC_MP_xxxENCLRR registers */
1833 #define RCC_MP_ENCLRR_OFFSET			U(4)
1834 
1835 /* Offset between RCC_xxxRSTSETR and RCC_xxxRSTCLRR registers */
1836 #define RCC_RSTCLRR_OFFSET			U(4)
1837 
1838 /* RCC_OCENSETR register fields */
1839 #define RCC_OCENR_HSION				BIT(0)
1840 #define RCC_OCENR_HSIKERON			BIT(1)
1841 #define RCC_OCENR_CSION				BIT(4)
1842 #define RCC_OCENR_CSIKERON			BIT(5)
1843 #define RCC_OCENR_DIGBYP			BIT(7)
1844 #define RCC_OCENR_HSEON				BIT(8)
1845 #define RCC_OCENR_HSEKERON			BIT(9)
1846 #define RCC_OCENR_HSEBYP			BIT(10)
1847 #define RCC_OCENR_HSECSSON			BIT(11)
1848 
1849 #define RCC_OCENR_DIGBYP_BIT		        7
1850 #define RCC_OCENR_HSEBYP_BIT		        10
1851 #define RCC_OCENR_HSECSSON_BIT		        11
1852 
1853 /* Used for RCC_MCO related operations */
1854 #define RCC_MCOCFG_MCOON			BIT(12)
1855 #define RCC_MCOCFG_MCODIV_MASK			GENMASK_32(7, 4)
1856 #define RCC_MCOCFG_MCODIV_SHIFT			4
1857 #define RCC_MCOCFG_MCOSRC_MASK			GENMASK_32(2, 0)
1858 
1859 #define RCC_UART4CKSELR_HSI			0x00000002
1860 
1861 #define RCC_CPERCKSELR_PERSRC_MASK		GENMASK_32(1, 0)
1862 #define RCC_CPERCKSELR_PERSRC_SHIFT		0
1863 
1864 #define RCC_USBCKSELR_USBOSRC_MASK		BIT(4)
1865 #define RCC_USBCKSELR_USBOSRC_SHIFT		4
1866 
1867 #define RCC_DDRITFCR_DDRCKMOD_SSR		0
1868 #define RCC_DDRITFCR_DDRCKMOD_ASR1		BIT(20)
1869 #define RCC_DDRITFCR_DDRCKMOD_HSR1		BIT(21)
1870 
1871 #define RCC_DDRITFCR_DDRC2EN			BIT(0)
1872 #define RCC_DDRITFCR_DDRC2LPEN			BIT(1)
1873 
1874 #define RCC_MP_CIFR_MASK			U(0x110F1F)
1875 #define RCC_OFFSET_MASK				GENMASK_32(11, 0)
1876 
1877 vaddr_t stm32_rcc_base(void);
1878 
1879 #endif /*__DRIVERS_STM32MP13_RCC_H__*/
1880