xref: /optee_os/core/drivers/stm32_iwdg.c (revision a096e2d9c573770a6c765d89bf1b30f276278610)
10bdd7f5bSEtienne Carriere // SPDX-License-Identifier: BSD-3-Clause
20bdd7f5bSEtienne Carriere /*
30bdd7f5bSEtienne Carriere  * Copyright (c) 2017-2022, STMicroelectronics - All Rights Reserved
40bdd7f5bSEtienne Carriere  */
50bdd7f5bSEtienne Carriere 
60bdd7f5bSEtienne Carriere #include <assert.h>
70bdd7f5bSEtienne Carriere #include <drivers/clk.h>
80bdd7f5bSEtienne Carriere #include <drivers/clk_dt.h>
90bdd7f5bSEtienne Carriere #include <drivers/stm32_iwdg.h>
100bdd7f5bSEtienne Carriere #include <drivers/wdt.h>
110bdd7f5bSEtienne Carriere #include <io.h>
120bdd7f5bSEtienne Carriere #include <keep.h>
130bdd7f5bSEtienne Carriere #include <kernel/boot.h>
140bdd7f5bSEtienne Carriere #include <kernel/delay.h>
150bdd7f5bSEtienne Carriere #include <kernel/dt.h>
169e3c57c8SEtienne Carriere #include <kernel/dt_driver.h>
170bdd7f5bSEtienne Carriere #include <kernel/interrupt.h>
180bdd7f5bSEtienne Carriere #include <kernel/misc.h>
190bdd7f5bSEtienne Carriere #include <kernel/panic.h>
200bdd7f5bSEtienne Carriere #include <kernel/pm.h>
210bdd7f5bSEtienne Carriere #include <kernel/spinlock.h>
220bdd7f5bSEtienne Carriere #include <libfdt.h>
230bdd7f5bSEtienne Carriere #include <mm/core_memprot.h>
240bdd7f5bSEtienne Carriere #include <sm/sm.h>
250bdd7f5bSEtienne Carriere #include <stm32_util.h>
260bdd7f5bSEtienne Carriere #include <string.h>
270bdd7f5bSEtienne Carriere #include <trace.h>
280bdd7f5bSEtienne Carriere 
290bdd7f5bSEtienne Carriere /* IWDG Compatibility */
300bdd7f5bSEtienne Carriere #define IWDG_TIMEOUT_US		U(1000)
310bdd7f5bSEtienne Carriere #define IWDG_CNT_MASK		GENMASK_32(11, 0)
320bdd7f5bSEtienne Carriere 
330bdd7f5bSEtienne Carriere /* IWDG registers offsets */
340bdd7f5bSEtienne Carriere #define IWDG_KR_OFFSET		U(0x00)
350bdd7f5bSEtienne Carriere #define IWDG_PR_OFFSET		U(0x04)
360bdd7f5bSEtienne Carriere #define IWDG_RLR_OFFSET		U(0x08)
370bdd7f5bSEtienne Carriere #define IWDG_SR_OFFSET		U(0x0C)
380bdd7f5bSEtienne Carriere #define IWDG_EWCR_OFFSET	U(0x14)
390bdd7f5bSEtienne Carriere 
400bdd7f5bSEtienne Carriere #define IWDG_KR_ACCESS_KEY	U(0x5555)
410bdd7f5bSEtienne Carriere #define IWDG_KR_RELOAD_KEY	U(0xAAAA)
420bdd7f5bSEtienne Carriere #define IWDG_KR_START_KEY	U(0xCCCC)
430bdd7f5bSEtienne Carriere 
440bdd7f5bSEtienne Carriere /* Use a fixed prescaler divider of 256 */
450bdd7f5bSEtienne Carriere #define IWDG_PRESCALER_256	U(256)
460bdd7f5bSEtienne Carriere #define IWDG_PR_DIV_256		U(0x06)
470bdd7f5bSEtienne Carriere #define IWDG_PR_DIV_MASK	GENMASK_32(3, 0)
480bdd7f5bSEtienne Carriere 
490bdd7f5bSEtienne Carriere #define IWDG_SR_PVU		BIT(0)
500bdd7f5bSEtienne Carriere #define IWDG_SR_RVU		BIT(1)
510bdd7f5bSEtienne Carriere #define IWDG_SR_WVU		BIT(2)
520bdd7f5bSEtienne Carriere #define IWDG_SR_EWU		BIT(3)
530bdd7f5bSEtienne Carriere #define IWDG_SR_UPDATE_MASK	(IWDG_SR_PVU | IWDG_SR_RVU | IWDG_SR_WVU | \
540bdd7f5bSEtienne Carriere 				 IWDG_SR_EWU)
550bdd7f5bSEtienne Carriere 
560bdd7f5bSEtienne Carriere #define IWDG_EWCR_EWIE		BIT(15)
570bdd7f5bSEtienne Carriere #define IWDG_EWCR_EWIC		BIT(14)
580bdd7f5bSEtienne Carriere 
590bdd7f5bSEtienne Carriere /*
600bdd7f5bSEtienne Carriere  * Values for struct stm32_iwdg_device::flags
610bdd7f5bSEtienne Carriere  * IWDG_FLAGS_HW_ENABLED                Watchdog is enabled by BootROM
620bdd7f5bSEtienne Carriere  * IWDG_FLAGS_DISABLE_ON_STOP           Watchdog is freezed in SoC STOP mode
630bdd7f5bSEtienne Carriere  * IWDG_FLAGS_DISABLE_ON_STANDBY        Watchdog is freezed in SoC STANDBY mode
640bdd7f5bSEtienne Carriere  * IWDG_FLAGS_ENABLED			Watchdog has been enabled
650bdd7f5bSEtienne Carriere  */
660bdd7f5bSEtienne Carriere #define IWDG_FLAGS_HW_ENABLED			BIT(0)
670bdd7f5bSEtienne Carriere #define IWDG_FLAGS_DISABLE_ON_STOP		BIT(1)
680bdd7f5bSEtienne Carriere #define IWDG_FLAGS_DISABLE_ON_STANDBY		BIT(2)
697178041aSEtienne Carriere #define IWDG_FLAGS_ENABLED			BIT(3)
700bdd7f5bSEtienne Carriere 
710bdd7f5bSEtienne Carriere /*
720bdd7f5bSEtienne Carriere  * IWDG watch instance data
730bdd7f5bSEtienne Carriere  * @base - IWDG interface IOMEM base address
74b2f17e87SEtienne Carriere  * @clk_pclk - Bus clock
750bdd7f5bSEtienne Carriere  * @clk_lsi - IWDG source clock
760bdd7f5bSEtienne Carriere  * @flags - Property flags for the IWDG instance
770bdd7f5bSEtienne Carriere  * @timeout - Watchdog elaspure timeout
780bdd7f5bSEtienne Carriere  * @wdt_chip - Wathcdog chip instance
790bdd7f5bSEtienne Carriere  */
800bdd7f5bSEtienne Carriere struct stm32_iwdg_device {
810bdd7f5bSEtienne Carriere 	struct io_pa_va base;
82b2f17e87SEtienne Carriere 	struct clk *clk_pclk;
830bdd7f5bSEtienne Carriere 	struct clk *clk_lsi;
840bdd7f5bSEtienne Carriere 	uint32_t flags;
850bdd7f5bSEtienne Carriere 	unsigned long timeout;
860bdd7f5bSEtienne Carriere 	struct wdt_chip wdt_chip;
870bdd7f5bSEtienne Carriere };
880bdd7f5bSEtienne Carriere 
890bdd7f5bSEtienne Carriere static vaddr_t get_base(struct stm32_iwdg_device *iwdg)
900bdd7f5bSEtienne Carriere {
910bdd7f5bSEtienne Carriere 	return io_pa_or_va(&iwdg->base, 1);
920bdd7f5bSEtienne Carriere }
930bdd7f5bSEtienne Carriere 
942f9b82faSEtienne Carriere static void iwdg_wdt_set_enabled(struct stm32_iwdg_device *iwdg)
952f9b82faSEtienne Carriere {
962f9b82faSEtienne Carriere 	iwdg->flags |= IWDG_FLAGS_ENABLED;
972f9b82faSEtienne Carriere }
982f9b82faSEtienne Carriere 
992f9b82faSEtienne Carriere static bool iwdg_wdt_is_enabled(struct stm32_iwdg_device *iwdg)
1000bdd7f5bSEtienne Carriere {
1010bdd7f5bSEtienne Carriere 	return iwdg->flags & IWDG_FLAGS_ENABLED;
1020bdd7f5bSEtienne Carriere }
1030bdd7f5bSEtienne Carriere 
1040bdd7f5bSEtienne Carriere /* Return counter value to related to input timeout in seconds, or 0 on error */
1050bdd7f5bSEtienne Carriere static uint32_t iwdg_timeout_cnt(struct stm32_iwdg_device *iwdg,
1060bdd7f5bSEtienne Carriere 				 unsigned long to_sec)
1070bdd7f5bSEtienne Carriere {
1080bdd7f5bSEtienne Carriere 	uint64_t reload = (uint64_t)to_sec * clk_get_rate(iwdg->clk_lsi);
1090bdd7f5bSEtienne Carriere 	uint64_t cnt = (reload / IWDG_PRESCALER_256) - 1;
1100bdd7f5bSEtienne Carriere 
1110bdd7f5bSEtienne Carriere 	/* Be safe and expect any counter to be above 2 */
1120bdd7f5bSEtienne Carriere 	if (cnt > IWDG_CNT_MASK || cnt < 3)
1130bdd7f5bSEtienne Carriere 		return 0;
1140bdd7f5bSEtienne Carriere 
1150bdd7f5bSEtienne Carriere 	return cnt;
1160bdd7f5bSEtienne Carriere }
1170bdd7f5bSEtienne Carriere 
1180bdd7f5bSEtienne Carriere /* Wait IWDG programming completes */
1190bdd7f5bSEtienne Carriere static TEE_Result iwdg_wait_sync(struct stm32_iwdg_device *iwdg)
1200bdd7f5bSEtienne Carriere {
1210bdd7f5bSEtienne Carriere 	uint64_t timeout_ref = timeout_init_us(IWDG_TIMEOUT_US);
1220bdd7f5bSEtienne Carriere 	vaddr_t iwdg_base = get_base(iwdg);
1230bdd7f5bSEtienne Carriere 
1240bdd7f5bSEtienne Carriere 	while (io_read32(iwdg_base + IWDG_SR_OFFSET) & IWDG_SR_UPDATE_MASK)
1250bdd7f5bSEtienne Carriere 		if (timeout_elapsed(timeout_ref))
1260bdd7f5bSEtienne Carriere 			break;
1270bdd7f5bSEtienne Carriere 
128077bbb8aSEtienne Carriere 	if (io_read32(iwdg_base + IWDG_SR_OFFSET) & IWDG_SR_UPDATE_MASK)
1290bdd7f5bSEtienne Carriere 		return TEE_ERROR_GENERIC;
1300bdd7f5bSEtienne Carriere 
1310bdd7f5bSEtienne Carriere 	return TEE_SUCCESS;
1320bdd7f5bSEtienne Carriere }
1330bdd7f5bSEtienne Carriere 
1340bdd7f5bSEtienne Carriere static TEE_Result configure_timeout(struct stm32_iwdg_device *iwdg)
1350bdd7f5bSEtienne Carriere {
1360bdd7f5bSEtienne Carriere 	TEE_Result res = TEE_ERROR_GENERIC;
1370bdd7f5bSEtienne Carriere 	vaddr_t iwdg_base = get_base(iwdg);
1380bdd7f5bSEtienne Carriere 	uint32_t rlr_value = 0;
1390bdd7f5bSEtienne Carriere 
1402f9b82faSEtienne Carriere 	assert(iwdg_wdt_is_enabled(iwdg));
1410bdd7f5bSEtienne Carriere 
1420bdd7f5bSEtienne Carriere 	rlr_value = iwdg_timeout_cnt(iwdg, iwdg->timeout);
1430bdd7f5bSEtienne Carriere 	if (!rlr_value)
1440bdd7f5bSEtienne Carriere 		return TEE_ERROR_GENERIC;
1450bdd7f5bSEtienne Carriere 
1460bdd7f5bSEtienne Carriere 	io_write32(iwdg_base + IWDG_KR_OFFSET, IWDG_KR_ACCESS_KEY);
1470bdd7f5bSEtienne Carriere 	io_write32(iwdg_base + IWDG_PR_OFFSET, IWDG_PR_DIV_256);
1480bdd7f5bSEtienne Carriere 	io_write32(iwdg_base + IWDG_RLR_OFFSET, rlr_value);
1490bdd7f5bSEtienne Carriere 	io_write32(iwdg_base + IWDG_KR_OFFSET, IWDG_KR_RELOAD_KEY);
1500bdd7f5bSEtienne Carriere 
1510bdd7f5bSEtienne Carriere 	res = iwdg_wait_sync(iwdg);
1520bdd7f5bSEtienne Carriere 
1530bdd7f5bSEtienne Carriere 	return res;
1540bdd7f5bSEtienne Carriere }
1550bdd7f5bSEtienne Carriere 
1560bdd7f5bSEtienne Carriere static void iwdg_start(struct stm32_iwdg_device *iwdg)
1570bdd7f5bSEtienne Carriere {
1580bdd7f5bSEtienne Carriere 	io_write32(get_base(iwdg) + IWDG_KR_OFFSET, IWDG_KR_START_KEY);
1590bdd7f5bSEtienne Carriere 
1602f9b82faSEtienne Carriere 	iwdg_wdt_set_enabled(iwdg);
1610bdd7f5bSEtienne Carriere }
1620bdd7f5bSEtienne Carriere 
1630bdd7f5bSEtienne Carriere static void iwdg_refresh(struct stm32_iwdg_device *iwdg)
1640bdd7f5bSEtienne Carriere {
1650bdd7f5bSEtienne Carriere 	io_write32(get_base(iwdg) + IWDG_KR_OFFSET, IWDG_KR_RELOAD_KEY);
1660bdd7f5bSEtienne Carriere }
1670bdd7f5bSEtienne Carriere 
1680bdd7f5bSEtienne Carriere /* Operators for watchdog OP-TEE interface */
1690bdd7f5bSEtienne Carriere static struct stm32_iwdg_device *wdt_chip_to_iwdg(struct wdt_chip *chip)
1700bdd7f5bSEtienne Carriere {
1710bdd7f5bSEtienne Carriere 	return container_of(chip, struct stm32_iwdg_device, wdt_chip);
1720bdd7f5bSEtienne Carriere }
1730bdd7f5bSEtienne Carriere 
174fc9063ddSEtienne Carriere static TEE_Result iwdg_wdt_init(struct wdt_chip *chip,
175fc9063ddSEtienne Carriere 				unsigned long *min_timeout,
176fc9063ddSEtienne Carriere 				unsigned long *max_timeout)
177fc9063ddSEtienne Carriere {
178fc9063ddSEtienne Carriere 	struct stm32_iwdg_device *iwdg = wdt_chip_to_iwdg(chip);
179fc9063ddSEtienne Carriere 	unsigned long rate = clk_get_rate(iwdg->clk_lsi);
180fc9063ddSEtienne Carriere 
181fc9063ddSEtienne Carriere 	if (!rate)
182fc9063ddSEtienne Carriere 		return TEE_ERROR_GENERIC;
183fc9063ddSEtienne Carriere 
184fc9063ddSEtienne Carriere 	/* Be safe and expect any counter to be above 2 */
185fc9063ddSEtienne Carriere 	*min_timeout = 3 * IWDG_PRESCALER_256 / rate;
186fc9063ddSEtienne Carriere 	*max_timeout = (IWDG_CNT_MASK + 1) * IWDG_PRESCALER_256 / rate;
187fc9063ddSEtienne Carriere 
188fc9063ddSEtienne Carriere 	return TEE_SUCCESS;
189fc9063ddSEtienne Carriere }
190fc9063ddSEtienne Carriere 
1910bdd7f5bSEtienne Carriere static void iwdg_wdt_start(struct wdt_chip *chip)
1920bdd7f5bSEtienne Carriere {
1930bdd7f5bSEtienne Carriere 	struct stm32_iwdg_device *iwdg = wdt_chip_to_iwdg(chip);
1940bdd7f5bSEtienne Carriere 
1950bdd7f5bSEtienne Carriere 	iwdg_start(iwdg);
1960bdd7f5bSEtienne Carriere 
1970bdd7f5bSEtienne Carriere 	if (configure_timeout(iwdg))
1980bdd7f5bSEtienne Carriere 		panic();
1990bdd7f5bSEtienne Carriere }
2000bdd7f5bSEtienne Carriere 
2010bdd7f5bSEtienne Carriere static void iwdg_wdt_refresh(struct wdt_chip *chip)
2020bdd7f5bSEtienne Carriere {
2030bdd7f5bSEtienne Carriere 	struct stm32_iwdg_device *iwdg = wdt_chip_to_iwdg(chip);
2040bdd7f5bSEtienne Carriere 
2050bdd7f5bSEtienne Carriere 	iwdg_refresh(iwdg);
2060bdd7f5bSEtienne Carriere }
2070bdd7f5bSEtienne Carriere 
2080bdd7f5bSEtienne Carriere static TEE_Result iwdg_wdt_set_timeout(struct wdt_chip *chip,
2090bdd7f5bSEtienne Carriere 				       unsigned long timeout)
2100bdd7f5bSEtienne Carriere {
2110bdd7f5bSEtienne Carriere 	struct stm32_iwdg_device *iwdg = wdt_chip_to_iwdg(chip);
2120bdd7f5bSEtienne Carriere 
2130bdd7f5bSEtienne Carriere 	if (!iwdg_timeout_cnt(iwdg, timeout))
2140bdd7f5bSEtienne Carriere 		return TEE_ERROR_BAD_PARAMETERS;
2150bdd7f5bSEtienne Carriere 
2160bdd7f5bSEtienne Carriere 	iwdg->timeout = timeout;
2170bdd7f5bSEtienne Carriere 
2182f9b82faSEtienne Carriere 	if (iwdg_wdt_is_enabled(iwdg)) {
2190bdd7f5bSEtienne Carriere 		TEE_Result res = TEE_ERROR_GENERIC;
2200bdd7f5bSEtienne Carriere 
2210bdd7f5bSEtienne Carriere 		res = configure_timeout(iwdg);
2220bdd7f5bSEtienne Carriere 		if (res)
2230bdd7f5bSEtienne Carriere 			return res;
2240bdd7f5bSEtienne Carriere 	}
2250bdd7f5bSEtienne Carriere 
2260bdd7f5bSEtienne Carriere 	return TEE_SUCCESS;
2270bdd7f5bSEtienne Carriere }
2280bdd7f5bSEtienne Carriere 
2290bdd7f5bSEtienne Carriere static const struct wdt_ops stm32_iwdg_ops = {
230fc9063ddSEtienne Carriere 	.init = iwdg_wdt_init,
2310bdd7f5bSEtienne Carriere 	.start = iwdg_wdt_start,
2320bdd7f5bSEtienne Carriere 	.ping = iwdg_wdt_refresh,
2330bdd7f5bSEtienne Carriere 	.set_timeout = iwdg_wdt_set_timeout,
2340bdd7f5bSEtienne Carriere };
2350bdd7f5bSEtienne Carriere DECLARE_KEEP_PAGER(stm32_iwdg_ops);
2360bdd7f5bSEtienne Carriere 
2370bdd7f5bSEtienne Carriere /* Driver initialization */
2380bdd7f5bSEtienne Carriere static TEE_Result stm32_iwdg_parse_fdt(struct stm32_iwdg_device *iwdg,
2390bdd7f5bSEtienne Carriere 				       const void *fdt, int node)
2400bdd7f5bSEtienne Carriere {
2410bdd7f5bSEtienne Carriere 	TEE_Result res = TEE_ERROR_GENERIC;
2420bdd7f5bSEtienne Carriere 	struct dt_node_info dt_info = { };
2430bdd7f5bSEtienne Carriere 	const fdt32_t *cuint = NULL;
2440bdd7f5bSEtienne Carriere 
245f354a5d8SGatien Chevallier 	fdt_fill_device_info(fdt, &dt_info, node);
2460bdd7f5bSEtienne Carriere 
2470bdd7f5bSEtienne Carriere 	if (dt_info.reg == DT_INFO_INVALID_REG ||
2480bdd7f5bSEtienne Carriere 	    dt_info.reg_size == DT_INFO_INVALID_REG_SIZE)
2490bdd7f5bSEtienne Carriere 		panic();
2500bdd7f5bSEtienne Carriere 
251b2f17e87SEtienne Carriere 	res = clk_dt_get_by_name(fdt, node, "pclk", &iwdg->clk_pclk);
2520bdd7f5bSEtienne Carriere 	if (res)
2530bdd7f5bSEtienne Carriere 		return res;
2540bdd7f5bSEtienne Carriere 
2550bdd7f5bSEtienne Carriere 	res = clk_dt_get_by_name(fdt, node, "lsi", &iwdg->clk_lsi);
2560bdd7f5bSEtienne Carriere 	if (res)
2570bdd7f5bSEtienne Carriere 		return res;
2580bdd7f5bSEtienne Carriere 
2590bdd7f5bSEtienne Carriere 	/* Get IOMEM address */
2600bdd7f5bSEtienne Carriere 	iwdg->base.pa = dt_info.reg;
2610bdd7f5bSEtienne Carriere 	io_pa_or_va_secure(&iwdg->base, dt_info.reg_size);
2620bdd7f5bSEtienne Carriere 	assert(iwdg->base.va);
2630bdd7f5bSEtienne Carriere 
2640bdd7f5bSEtienne Carriere 	/* Get and check timeout value */
2650bdd7f5bSEtienne Carriere 	cuint = fdt_getprop(fdt, node, "timeout-sec", NULL);
2660bdd7f5bSEtienne Carriere 	if (!cuint)
2670bdd7f5bSEtienne Carriere 		return TEE_ERROR_BAD_PARAMETERS;
2680bdd7f5bSEtienne Carriere 
2690bdd7f5bSEtienne Carriere 	iwdg->timeout = (int)fdt32_to_cpu(*cuint);
2700bdd7f5bSEtienne Carriere 	if (!iwdg->timeout)
2710bdd7f5bSEtienne Carriere 		return TEE_ERROR_BAD_PARAMETERS;
2720bdd7f5bSEtienne Carriere 
2730bdd7f5bSEtienne Carriere 	if (!iwdg_timeout_cnt(iwdg, iwdg->timeout)) {
2740bdd7f5bSEtienne Carriere 		EMSG("Timeout %lu not applicable", iwdg->timeout);
2750bdd7f5bSEtienne Carriere 		return TEE_ERROR_BAD_PARAMETERS;
2760bdd7f5bSEtienne Carriere 	}
2770bdd7f5bSEtienne Carriere 
2780bdd7f5bSEtienne Carriere 	/* DT can specify low power cases */
2790bdd7f5bSEtienne Carriere 	if (!fdt_getprop(fdt, node, "stm32,enable-on-stop", NULL))
2800bdd7f5bSEtienne Carriere 		iwdg->flags |= IWDG_FLAGS_DISABLE_ON_STOP;
2810bdd7f5bSEtienne Carriere 
2820bdd7f5bSEtienne Carriere 	if (!fdt_getprop(fdt, node, "stm32,enable-on-standby", NULL))
2830bdd7f5bSEtienne Carriere 		iwdg->flags |= IWDG_FLAGS_DISABLE_ON_STANDBY;
2840bdd7f5bSEtienne Carriere 
2850bdd7f5bSEtienne Carriere 	return TEE_SUCCESS;
2860bdd7f5bSEtienne Carriere }
2870bdd7f5bSEtienne Carriere 
2880bdd7f5bSEtienne Carriere /* Platform should override this function to provide IWDG fuses configuration */
2890bdd7f5bSEtienne Carriere TEE_Result __weak stm32_get_iwdg_otp_config(paddr_t pbase __unused,
2900bdd7f5bSEtienne Carriere 					    struct stm32_iwdg_otp_data *otp_d)
2910bdd7f5bSEtienne Carriere {
2920bdd7f5bSEtienne Carriere 	otp_d->hw_enabled = false;
2930bdd7f5bSEtienne Carriere 	otp_d->disable_on_stop = false;
2940bdd7f5bSEtienne Carriere 	otp_d->disable_on_standby = false;
2950bdd7f5bSEtienne Carriere 
2960bdd7f5bSEtienne Carriere 	return TEE_SUCCESS;
2970bdd7f5bSEtienne Carriere }
2980bdd7f5bSEtienne Carriere 
2990bdd7f5bSEtienne Carriere static TEE_Result stm32_iwdg_setup(struct stm32_iwdg_device *iwdg,
3000bdd7f5bSEtienne Carriere 				   const void *fdt, int node)
3010bdd7f5bSEtienne Carriere {
3020bdd7f5bSEtienne Carriere 	struct stm32_iwdg_otp_data otp_data = { };
3030bdd7f5bSEtienne Carriere 	TEE_Result res = TEE_SUCCESS;
3040bdd7f5bSEtienne Carriere 
3050bdd7f5bSEtienne Carriere 	res = stm32_iwdg_parse_fdt(iwdg, fdt, node);
3060bdd7f5bSEtienne Carriere 	if (res)
3070bdd7f5bSEtienne Carriere 		return res;
3080bdd7f5bSEtienne Carriere 
3090bdd7f5bSEtienne Carriere 	res = stm32_get_iwdg_otp_config(iwdg->base.pa, &otp_data);
3100bdd7f5bSEtienne Carriere 	if (res)
3110bdd7f5bSEtienne Carriere 		return res;
3120bdd7f5bSEtienne Carriere 
3130bdd7f5bSEtienne Carriere 	if (otp_data.hw_enabled)
3140bdd7f5bSEtienne Carriere 		iwdg->flags |= IWDG_FLAGS_HW_ENABLED;
3150bdd7f5bSEtienne Carriere 	if (otp_data.disable_on_stop)
3160bdd7f5bSEtienne Carriere 		iwdg->flags |= IWDG_FLAGS_DISABLE_ON_STOP;
3170bdd7f5bSEtienne Carriere 	if (otp_data.disable_on_standby)
3180bdd7f5bSEtienne Carriere 		iwdg->flags |= IWDG_FLAGS_DISABLE_ON_STANDBY;
3190bdd7f5bSEtienne Carriere 
32036d2a417SEtienne Carriere 	/* Enable watchdog source and bus clocks once for all */
3210bdd7f5bSEtienne Carriere 	clk_enable(iwdg->clk_lsi);
32236d2a417SEtienne Carriere 	clk_enable(iwdg->clk_pclk);
3230bdd7f5bSEtienne Carriere 
3240bdd7f5bSEtienne Carriere 	if (otp_data.hw_enabled) {
3250bdd7f5bSEtienne Carriere 		iwdg->flags |= IWDG_FLAGS_ENABLED;
3260bdd7f5bSEtienne Carriere 
3270bdd7f5bSEtienne Carriere 		/* Configure timeout if watchdog is already enabled */
3280bdd7f5bSEtienne Carriere 		res = configure_timeout(iwdg);
3290bdd7f5bSEtienne Carriere 		if (res)
3300bdd7f5bSEtienne Carriere 			return res;
3310bdd7f5bSEtienne Carriere 
3320bdd7f5bSEtienne Carriere 		iwdg_refresh(iwdg);
3330bdd7f5bSEtienne Carriere 	}
3340bdd7f5bSEtienne Carriere 
3350bdd7f5bSEtienne Carriere 	return TEE_SUCCESS;
3360bdd7f5bSEtienne Carriere }
3370bdd7f5bSEtienne Carriere 
3380bdd7f5bSEtienne Carriere static TEE_Result stm32_iwdg_probe(const void *fdt, int node,
3390bdd7f5bSEtienne Carriere 				   const void *compat_data __unused)
3400bdd7f5bSEtienne Carriere {
3410bdd7f5bSEtienne Carriere 	struct stm32_iwdg_device *iwdg = NULL;
3420bdd7f5bSEtienne Carriere 	TEE_Result res = TEE_SUCCESS;
3430bdd7f5bSEtienne Carriere 
3440bdd7f5bSEtienne Carriere 	iwdg = calloc(1, sizeof(*iwdg));
3450bdd7f5bSEtienne Carriere 	if (!iwdg)
3460bdd7f5bSEtienne Carriere 		return TEE_ERROR_OUT_OF_MEMORY;
3470bdd7f5bSEtienne Carriere 
3480bdd7f5bSEtienne Carriere 	res = stm32_iwdg_setup(iwdg, fdt, node);
3490bdd7f5bSEtienne Carriere 	if (res)
350*a096e2d9SEtienne Carriere 		goto out;
3510bdd7f5bSEtienne Carriere 
352*a096e2d9SEtienne Carriere 	iwdg->wdt_chip.ops = &stm32_iwdg_ops;
353*a096e2d9SEtienne Carriere 
354*a096e2d9SEtienne Carriere 	res = watchdog_register(&iwdg->wdt_chip);
355*a096e2d9SEtienne Carriere 
356*a096e2d9SEtienne Carriere out:
3570bdd7f5bSEtienne Carriere 	if (res)
3580bdd7f5bSEtienne Carriere 		free(iwdg);
359*a096e2d9SEtienne Carriere 
3600bdd7f5bSEtienne Carriere 	return res;
3610bdd7f5bSEtienne Carriere }
3620bdd7f5bSEtienne Carriere 
3630bdd7f5bSEtienne Carriere static const struct dt_device_match stm32_iwdg_match_table[] = {
3640bdd7f5bSEtienne Carriere 	{ .compatible = "st,stm32mp1-iwdg" },
3650bdd7f5bSEtienne Carriere 	{ }
3660bdd7f5bSEtienne Carriere };
3670bdd7f5bSEtienne Carriere 
3680bdd7f5bSEtienne Carriere DEFINE_DT_DRIVER(stm32_iwdg_dt_driver) = {
3690bdd7f5bSEtienne Carriere 	.name = "stm32-iwdg",
3700bdd7f5bSEtienne Carriere 	.match_table = stm32_iwdg_match_table,
3710bdd7f5bSEtienne Carriere 	.probe = stm32_iwdg_probe,
3720bdd7f5bSEtienne Carriere };
373