xref: /optee_os/core/drivers/stm32_i2c.c (revision f354a5d8f98eb3bc8f3360eccd7405144266b5b4)
1b844655cSEtienne Carriere // SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause)
2b844655cSEtienne Carriere /*
3b844655cSEtienne Carriere  * Copyright (c) 2017-2019, STMicroelectronics
4b844655cSEtienne Carriere  *
5b844655cSEtienne Carriere  * The driver API is defined in header file stm32_i2c.h.
6b844655cSEtienne Carriere  *
7b844655cSEtienne Carriere  * I2C bus driver does not register to the PM framework. It is the
8b844655cSEtienne Carriere  * responsibility of the bus owner to call the related STM32 I2C driver
9b844655cSEtienne Carriere  * API functions when bus suspends or resumes.
10b844655cSEtienne Carriere  */
11b844655cSEtienne Carriere 
12b844655cSEtienne Carriere #include <arm.h>
13929ec061SEtienne Carriere #include <drivers/clk.h>
14929ec061SEtienne Carriere #include <drivers/clk_dt.h>
15b844655cSEtienne Carriere #include <drivers/stm32_i2c.h>
16b844655cSEtienne Carriere #include <io.h>
17b844655cSEtienne Carriere #include <kernel/delay.h>
18b844655cSEtienne Carriere #include <kernel/dt.h>
1965401337SJens Wiklander #include <kernel/boot.h>
20b844655cSEtienne Carriere #include <kernel/panic.h>
21b844655cSEtienne Carriere #include <libfdt.h>
22b844655cSEtienne Carriere #include <stdbool.h>
23b844655cSEtienne Carriere #include <stdlib.h>
24b844655cSEtienne Carriere #include <stm32_util.h>
25b844655cSEtienne Carriere #include <trace.h>
26b844655cSEtienne Carriere 
27b844655cSEtienne Carriere /* STM32 I2C registers offsets */
28b844655cSEtienne Carriere #define I2C_CR1				0x00U
29b844655cSEtienne Carriere #define I2C_CR2				0x04U
30b844655cSEtienne Carriere #define I2C_OAR1			0x08U
31b844655cSEtienne Carriere #define I2C_OAR2			0x0CU
32b844655cSEtienne Carriere #define I2C_TIMINGR			0x10U
33b844655cSEtienne Carriere #define I2C_TIMEOUTR			0x14U
34b844655cSEtienne Carriere #define I2C_ISR				0x18U
35b844655cSEtienne Carriere #define I2C_ICR				0x1CU
36b844655cSEtienne Carriere #define I2C_PECR			0x20U
37b844655cSEtienne Carriere #define I2C_RXDR			0x24U
38b844655cSEtienne Carriere #define I2C_TXDR			0x28U
39c2e4eb43SAnton Rybakov #define I2C_SIZE			0x2CU
40b844655cSEtienne Carriere 
41b844655cSEtienne Carriere /* Bit definition for I2C_CR1 register */
42b844655cSEtienne Carriere #define I2C_CR1_PE			BIT(0)
43b844655cSEtienne Carriere #define I2C_CR1_TXIE			BIT(1)
44b844655cSEtienne Carriere #define I2C_CR1_RXIE			BIT(2)
45b844655cSEtienne Carriere #define I2C_CR1_ADDRIE			BIT(3)
46b844655cSEtienne Carriere #define I2C_CR1_NACKIE			BIT(4)
47b844655cSEtienne Carriere #define I2C_CR1_STOPIE			BIT(5)
48b844655cSEtienne Carriere #define I2C_CR1_TCIE			BIT(6)
49b844655cSEtienne Carriere #define I2C_CR1_ERRIE			BIT(7)
50b844655cSEtienne Carriere #define I2C_CR1_DNF			GENMASK_32(11, 8)
51b844655cSEtienne Carriere #define I2C_CR1_ANFOFF			BIT(12)
52b844655cSEtienne Carriere #define I2C_CR1_SWRST			BIT(13)
53b844655cSEtienne Carriere #define I2C_CR1_TXDMAEN			BIT(14)
54b844655cSEtienne Carriere #define I2C_CR1_RXDMAEN			BIT(15)
55b844655cSEtienne Carriere #define I2C_CR1_SBC			BIT(16)
56b844655cSEtienne Carriere #define I2C_CR1_NOSTRETCH		BIT(17)
57b844655cSEtienne Carriere #define I2C_CR1_WUPEN			BIT(18)
58b844655cSEtienne Carriere #define I2C_CR1_GCEN			BIT(19)
59b844655cSEtienne Carriere #define I2C_CR1_SMBHEN			BIT(22)
60b844655cSEtienne Carriere #define I2C_CR1_SMBDEN			BIT(21)
61b844655cSEtienne Carriere #define I2C_CR1_ALERTEN			BIT(22)
62b844655cSEtienne Carriere #define I2C_CR1_PECEN			BIT(23)
63b844655cSEtienne Carriere 
64b844655cSEtienne Carriere /* Bit definition for I2C_CR2 register */
65b844655cSEtienne Carriere #define I2C_CR2_SADD			GENMASK_32(9, 0)
66b844655cSEtienne Carriere #define I2C_CR2_RD_WRN			BIT(10)
67b844655cSEtienne Carriere #define I2C_CR2_RD_WRN_OFFSET		10U
68b844655cSEtienne Carriere #define I2C_CR2_ADD10			BIT(11)
69b844655cSEtienne Carriere #define I2C_CR2_HEAD10R			BIT(12)
70b844655cSEtienne Carriere #define I2C_CR2_START			BIT(13)
71b844655cSEtienne Carriere #define I2C_CR2_STOP			BIT(14)
72b844655cSEtienne Carriere #define I2C_CR2_NACK			BIT(15)
73b844655cSEtienne Carriere #define I2C_CR2_NBYTES			GENMASK_32(23, 16)
74b844655cSEtienne Carriere #define I2C_CR2_NBYTES_OFFSET		16U
75b844655cSEtienne Carriere #define I2C_CR2_RELOAD			BIT(24)
76b844655cSEtienne Carriere #define I2C_CR2_AUTOEND			BIT(25)
77b844655cSEtienne Carriere #define I2C_CR2_PECBYTE			BIT(26)
78b844655cSEtienne Carriere 
79b844655cSEtienne Carriere /* Bit definition for I2C_OAR1 register */
80b844655cSEtienne Carriere #define I2C_OAR1_OA1			GENMASK_32(9, 0)
81b844655cSEtienne Carriere #define I2C_OAR1_OA1MODE		BIT(10)
82b844655cSEtienne Carriere #define I2C_OAR1_OA1EN			BIT(15)
83b844655cSEtienne Carriere 
84b844655cSEtienne Carriere /* Bit definition for I2C_OAR2 register */
85b844655cSEtienne Carriere #define I2C_OAR2_OA2			GENMASK_32(7, 1)
86b844655cSEtienne Carriere #define I2C_OAR2_OA2MSK			GENMASK_32(10, 8)
87b844655cSEtienne Carriere #define I2C_OAR2_OA2NOMASK		0
88b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK01		BIT(8)
89b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK02		BIT(9)
90b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK03		GENMASK_32(9, 8)
91b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK04		BIT(10)
92b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK05		(BIT(8) | BIT(10))
93b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK06		(BIT(9) | BIT(10))
94b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK07		GENMASK_32(10, 8)
95b844655cSEtienne Carriere #define I2C_OAR2_OA2EN			BIT(15)
96b844655cSEtienne Carriere 
97b844655cSEtienne Carriere /* Bit definition for I2C_TIMINGR register */
98b844655cSEtienne Carriere #define I2C_TIMINGR_SCLL		GENMASK_32(7, 0)
99b844655cSEtienne Carriere #define I2C_TIMINGR_SCLH		GENMASK_32(15, 8)
100b844655cSEtienne Carriere #define I2C_TIMINGR_SDADEL		GENMASK_32(19, 16)
101b844655cSEtienne Carriere #define I2C_TIMINGR_SCLDEL		GENMASK_32(23, 20)
102b844655cSEtienne Carriere #define I2C_TIMINGR_PRESC		GENMASK_32(31, 28)
103b844655cSEtienne Carriere #define I2C_TIMINGR_SCLL_MAX		(I2C_TIMINGR_SCLL + 1)
104b844655cSEtienne Carriere #define I2C_TIMINGR_SCLH_MAX		((I2C_TIMINGR_SCLH >> 8) + 1)
105b844655cSEtienne Carriere #define I2C_TIMINGR_SDADEL_MAX		((I2C_TIMINGR_SDADEL >> 16) + 1)
106b844655cSEtienne Carriere #define I2C_TIMINGR_SCLDEL_MAX		((I2C_TIMINGR_SCLDEL >> 20) + 1)
107b844655cSEtienne Carriere #define I2C_TIMINGR_PRESC_MAX		((I2C_TIMINGR_PRESC >> 28) + 1)
108b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLL(n)		((n) & \
109b844655cSEtienne Carriere 					 (I2C_TIMINGR_SCLL_MAX - 1))
110b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLH(n)		(((n) & \
111b844655cSEtienne Carriere 					  (I2C_TIMINGR_SCLH_MAX - 1)) << 8)
112b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SDADEL(n)	(((n) & \
113b844655cSEtienne Carriere 					  (I2C_TIMINGR_SDADEL_MAX - 1)) << 16)
114b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLDEL(n)	(((n) & \
115b844655cSEtienne Carriere 					  (I2C_TIMINGR_SCLDEL_MAX - 1)) << 20)
116b844655cSEtienne Carriere #define I2C_SET_TIMINGR_PRESC(n)	(((n) & \
117b844655cSEtienne Carriere 					  (I2C_TIMINGR_PRESC_MAX - 1)) << 28)
118b844655cSEtienne Carriere 
119b844655cSEtienne Carriere /* Bit definition for I2C_TIMEOUTR register */
120b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMEOUTA		GENMASK_32(11, 0)
121b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIDLE		BIT(12)
122b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMOUTEN		BIT(15)
123b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMEOUTB		GENMASK_32(27, 16)
124b844655cSEtienne Carriere #define I2C_TIMEOUTR_TEXTEN		BIT(31)
125b844655cSEtienne Carriere 
126b844655cSEtienne Carriere /* Bit definition for I2C_ISR register */
127b844655cSEtienne Carriere #define I2C_ISR_TXE			BIT(0)
128b844655cSEtienne Carriere #define I2C_ISR_TXIS			BIT(1)
129b844655cSEtienne Carriere #define I2C_ISR_RXNE			BIT(2)
130b844655cSEtienne Carriere #define I2C_ISR_ADDR			BIT(3)
131b844655cSEtienne Carriere #define I2C_ISR_NACKF			BIT(4)
132b844655cSEtienne Carriere #define I2C_ISR_STOPF			BIT(5)
133b844655cSEtienne Carriere #define I2C_ISR_TC			BIT(6)
134b844655cSEtienne Carriere #define I2C_ISR_TCR			BIT(7)
135b844655cSEtienne Carriere #define I2C_ISR_BERR			BIT(8)
136b844655cSEtienne Carriere #define I2C_ISR_ARLO			BIT(9)
137b844655cSEtienne Carriere #define I2C_ISR_OVR			BIT(10)
138b844655cSEtienne Carriere #define I2C_ISR_PECERR			BIT(11)
139b844655cSEtienne Carriere #define I2C_ISR_TIMEOUT			BIT(12)
140b844655cSEtienne Carriere #define I2C_ISR_ALERT			BIT(13)
141b844655cSEtienne Carriere #define I2C_ISR_BUSY			BIT(15)
142b844655cSEtienne Carriere #define I2C_ISR_DIR			BIT(16)
143b844655cSEtienne Carriere #define I2C_ISR_ADDCODE			GENMASK_32(23, 17)
144b844655cSEtienne Carriere 
145b844655cSEtienne Carriere /* Bit definition for I2C_ICR register */
146b844655cSEtienne Carriere #define I2C_ICR_ADDRCF			BIT(3)
147b844655cSEtienne Carriere #define I2C_ICR_NACKCF			BIT(4)
148b844655cSEtienne Carriere #define I2C_ICR_STOPCF			BIT(5)
149b844655cSEtienne Carriere #define I2C_ICR_BERRCF			BIT(8)
150b844655cSEtienne Carriere #define I2C_ICR_ARLOCF			BIT(9)
151b844655cSEtienne Carriere #define I2C_ICR_OVRCF			BIT(10)
152b844655cSEtienne Carriere #define I2C_ICR_PECCF			BIT(11)
153b844655cSEtienne Carriere #define I2C_ICR_TIMOUTCF		BIT(12)
154b844655cSEtienne Carriere #define I2C_ICR_ALERTCF			BIT(13)
155b844655cSEtienne Carriere 
156b844655cSEtienne Carriere /* Max data size for a single I2C transfer */
157b844655cSEtienne Carriere #define MAX_NBYTE_SIZE			255U
158b844655cSEtienne Carriere 
1593ebb1380SEtienne Carriere #define I2C_NSEC_PER_SEC		1000000000UL
160834ce4c6SEtienne Carriere #define I2C_TIMEOUT_BUSY_MS		25
161834ce4c6SEtienne Carriere #define I2C_TIMEOUT_BUSY_US		(I2C_TIMEOUT_BUSY_MS * 1000)
16298fca444SJorge Ramirez-Ortiz #define I2C_TIMEOUT_RXNE_MS		5
163b844655cSEtienne Carriere 
164b844655cSEtienne Carriere #define CR2_RESET_MASK			(I2C_CR2_SADD | I2C_CR2_HEAD10R | \
165b844655cSEtienne Carriere 					 I2C_CR2_NBYTES | I2C_CR2_RELOAD | \
166b844655cSEtienne Carriere 					 I2C_CR2_RD_WRN)
167b844655cSEtienne Carriere 
168b844655cSEtienne Carriere #define TIMINGR_CLEAR_MASK		(I2C_TIMINGR_SCLL | I2C_TIMINGR_SCLH | \
169b844655cSEtienne Carriere 					 I2C_TIMINGR_SDADEL | \
170b844655cSEtienne Carriere 					 I2C_TIMINGR_SCLDEL | I2C_TIMINGR_PRESC)
171b844655cSEtienne Carriere 
172b844655cSEtienne Carriere /*
173b844655cSEtienne Carriere  * I2C transfer modes
174b844655cSEtienne Carriere  * I2C_RELOAD: Enable Reload mode
175b844655cSEtienne Carriere  * I2C_AUTOEND_MODE: Enable automatic end mode
176b844655cSEtienne Carriere  * I2C_SOFTEND_MODE: Enable software end mode
177b844655cSEtienne Carriere  */
178b844655cSEtienne Carriere #define I2C_RELOAD_MODE				I2C_CR2_RELOAD
179b844655cSEtienne Carriere #define I2C_AUTOEND_MODE			I2C_CR2_AUTOEND
180b844655cSEtienne Carriere #define I2C_SOFTEND_MODE			0x0
181b844655cSEtienne Carriere 
182b844655cSEtienne Carriere /*
183b844655cSEtienne Carriere  * Start/restart/stop I2C transfer requests.
184b844655cSEtienne Carriere  *
185b844655cSEtienne Carriere  * I2C_NO_STARTSTOP: Don't Generate stop and start condition
186b844655cSEtienne Carriere  * I2C_GENERATE_STOP: Generate stop condition (size should be set to 0)
187b844655cSEtienne Carriere  * I2C_GENERATE_START_READ: Generate Restart for read request.
188b844655cSEtienne Carriere  * I2C_GENERATE_START_WRITE: Generate Restart for write request
189b844655cSEtienne Carriere  */
190b844655cSEtienne Carriere #define I2C_NO_STARTSTOP			0x0
191b844655cSEtienne Carriere #define I2C_GENERATE_STOP			(BIT(31) | I2C_CR2_STOP)
192b844655cSEtienne Carriere #define I2C_GENERATE_START_READ			(BIT(31) | I2C_CR2_START | \
193b844655cSEtienne Carriere 						 I2C_CR2_RD_WRN)
194b844655cSEtienne Carriere #define I2C_GENERATE_START_WRITE		(BIT(31) | I2C_CR2_START)
195b844655cSEtienne Carriere 
196b844655cSEtienne Carriere /* Memory address byte sizes */
197b844655cSEtienne Carriere #define I2C_MEMADD_SIZE_8BIT		1
198b844655cSEtienne Carriere #define I2C_MEMADD_SIZE_16BIT		2
199b844655cSEtienne Carriere 
2003ebb1380SEtienne Carriere /* Effective rate cannot be lower than 80% target rate */
2013ebb1380SEtienne Carriere #define RATE_MIN(rate)			(((rate) * 80U) / 100U)
2023ebb1380SEtienne Carriere 
203b844655cSEtienne Carriere /*
204b844655cSEtienne Carriere  * struct i2c_spec_s - Private I2C timing specifications.
205b844655cSEtienne Carriere  * @rate: I2C bus speed (Hz)
206b844655cSEtienne Carriere  * @fall_max: Max fall time of both SDA and SCL signals (ns)
207b844655cSEtienne Carriere  * @rise_max: Max rise time of both SDA and SCL signals (ns)
208b844655cSEtienne Carriere  * @hddat_min: Min data hold time (ns)
209b844655cSEtienne Carriere  * @vddat_max: Max data valid time (ns)
210b844655cSEtienne Carriere  * @sudat_min: Min data setup time (ns)
211b844655cSEtienne Carriere  * @l_min: Min low period of the SCL clock (ns)
212b844655cSEtienne Carriere  * @h_min: Min high period of the SCL clock (ns)
213b844655cSEtienne Carriere  */
214b844655cSEtienne Carriere struct i2c_spec_s {
215b844655cSEtienne Carriere 	uint32_t rate;
216b844655cSEtienne Carriere 	uint32_t fall_max;
217b844655cSEtienne Carriere 	uint32_t rise_max;
218b844655cSEtienne Carriere 	uint32_t hddat_min;
219b844655cSEtienne Carriere 	uint32_t vddat_max;
220b844655cSEtienne Carriere 	uint32_t sudat_min;
221b844655cSEtienne Carriere 	uint32_t l_min;
222b844655cSEtienne Carriere 	uint32_t h_min;
223b844655cSEtienne Carriere };
224b844655cSEtienne Carriere 
225b844655cSEtienne Carriere /*
226b844655cSEtienne Carriere  * struct i2c_timing_s - Private I2C output parameters.
227b844655cSEtienne Carriere  * @scldel: Data setup time
228b844655cSEtienne Carriere  * @sdadel: Data hold time
229b844655cSEtienne Carriere  * @sclh: SCL high period (master mode)
230b844655cSEtienne Carriere  * @sclh: SCL low period (master mode)
231b844655cSEtienne Carriere  * @is_saved: True if relating to a configuration candidate
232b844655cSEtienne Carriere  */
233b844655cSEtienne Carriere struct i2c_timing_s {
234b844655cSEtienne Carriere 	uint8_t scldel;
235b844655cSEtienne Carriere 	uint8_t sdadel;
236b844655cSEtienne Carriere 	uint8_t sclh;
237b844655cSEtienne Carriere 	uint8_t scll;
238b844655cSEtienne Carriere 	bool is_saved;
239b844655cSEtienne Carriere };
240b844655cSEtienne Carriere 
2413ebb1380SEtienne Carriere /* This table must be sorted in increasing value for field @rate */
242b844655cSEtienne Carriere static const struct i2c_spec_s i2c_specs[] = {
2433ebb1380SEtienne Carriere 	/* Standard - 100KHz */
2443ebb1380SEtienne Carriere 	{
24561e7d84cSEtienne Carriere 		.rate = I2C_STANDARD_RATE,
246b844655cSEtienne Carriere 		.fall_max = 300,
247b844655cSEtienne Carriere 		.rise_max = 1000,
248b844655cSEtienne Carriere 		.hddat_min = 0,
249b844655cSEtienne Carriere 		.vddat_max = 3450,
250b844655cSEtienne Carriere 		.sudat_min = 250,
251b844655cSEtienne Carriere 		.l_min = 4700,
252b844655cSEtienne Carriere 		.h_min = 4000,
253b844655cSEtienne Carriere 	},
2543ebb1380SEtienne Carriere 	/* Fast - 400KHz */
2553ebb1380SEtienne Carriere 	{
25661e7d84cSEtienne Carriere 		.rate = I2C_FAST_RATE,
257b844655cSEtienne Carriere 		.fall_max = 300,
258b844655cSEtienne Carriere 		.rise_max = 300,
259b844655cSEtienne Carriere 		.hddat_min = 0,
260b844655cSEtienne Carriere 		.vddat_max = 900,
261b844655cSEtienne Carriere 		.sudat_min = 100,
262b844655cSEtienne Carriere 		.l_min = 1300,
263b844655cSEtienne Carriere 		.h_min = 600,
264b844655cSEtienne Carriere 	},
2653ebb1380SEtienne Carriere 	/* FastPlus - 1MHz */
2663ebb1380SEtienne Carriere 	{
26761e7d84cSEtienne Carriere 		.rate = I2C_FAST_PLUS_RATE,
268b844655cSEtienne Carriere 		.fall_max = 100,
269b844655cSEtienne Carriere 		.rise_max = 120,
270b844655cSEtienne Carriere 		.hddat_min = 0,
271b844655cSEtienne Carriere 		.vddat_max = 450,
272b844655cSEtienne Carriere 		.sudat_min = 50,
273b844655cSEtienne Carriere 		.l_min = 500,
274b844655cSEtienne Carriere 		.h_min = 260,
275b844655cSEtienne Carriere 	},
276b844655cSEtienne Carriere };
277b844655cSEtienne Carriere 
278b844655cSEtienne Carriere /*
279b844655cSEtienne Carriere  * I2C request parameters
280b844655cSEtienne Carriere  * @dev_addr: I2C address of the target device
281b844655cSEtienne Carriere  * @mode: Communication mode, one of I2C_MODE_(MASTER|MEM)
282b844655cSEtienne Carriere  * @mem_addr: Target memory cell accessed in device (memory mode)
283b844655cSEtienne Carriere  * @mem_addr_size: Byte size of the memory cell address (memory mode)
284b844655cSEtienne Carriere  * @timeout_ms: Timeout in millisenconds for the request
285b844655cSEtienne Carriere  */
286b844655cSEtienne Carriere struct i2c_request {
287b844655cSEtienne Carriere 	uint32_t dev_addr;
288b844655cSEtienne Carriere 	enum i2c_mode_e mode;
289b844655cSEtienne Carriere 	uint32_t mem_addr;
290b844655cSEtienne Carriere 	uint32_t mem_addr_size;
291b844655cSEtienne Carriere 	unsigned int timeout_ms;
292b844655cSEtienne Carriere };
293b844655cSEtienne Carriere 
294b844655cSEtienne Carriere static vaddr_t get_base(struct i2c_handle_s *hi2c)
295b844655cSEtienne Carriere {
296717f942aSLionel Debieve 	return io_pa_or_va_secure(&hi2c->base, hi2c->reg_size);
297b844655cSEtienne Carriere }
298b844655cSEtienne Carriere 
299b844655cSEtienne Carriere static void notif_i2c_timeout(struct i2c_handle_s *hi2c)
300b844655cSEtienne Carriere {
301b844655cSEtienne Carriere 	hi2c->i2c_err |= I2C_ERROR_TIMEOUT;
302b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
303b844655cSEtienne Carriere }
304b844655cSEtienne Carriere 
3053ebb1380SEtienne Carriere static const struct i2c_spec_s *get_specs(uint32_t rate)
3063ebb1380SEtienne Carriere {
3073ebb1380SEtienne Carriere 	size_t i = 0;
3083ebb1380SEtienne Carriere 
3093ebb1380SEtienne Carriere 	for (i = 0; i < ARRAY_SIZE(i2c_specs); i++)
3103ebb1380SEtienne Carriere 		if (rate <= i2c_specs[i].rate)
3113ebb1380SEtienne Carriere 			return i2c_specs + i;
3123ebb1380SEtienne Carriere 
3133ebb1380SEtienne Carriere 	return NULL;
3143ebb1380SEtienne Carriere }
3153ebb1380SEtienne Carriere 
316b844655cSEtienne Carriere static void save_cfg(struct i2c_handle_s *hi2c, struct i2c_cfg *cfg)
317b844655cSEtienne Carriere {
318b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
319b844655cSEtienne Carriere 
320929ec061SEtienne Carriere 	clk_enable(hi2c->clock);
321b844655cSEtienne Carriere 
322b844655cSEtienne Carriere 	cfg->cr1 = io_read32(base + I2C_CR1);
323b844655cSEtienne Carriere 	cfg->cr2 = io_read32(base + I2C_CR2);
324b844655cSEtienne Carriere 	cfg->oar1 = io_read32(base + I2C_OAR1);
325b844655cSEtienne Carriere 	cfg->oar2 = io_read32(base + I2C_OAR2);
326b844655cSEtienne Carriere 	cfg->timingr = io_read32(base + I2C_TIMINGR);
327b844655cSEtienne Carriere 
328929ec061SEtienne Carriere 	clk_disable(hi2c->clock);
329b844655cSEtienne Carriere }
330b844655cSEtienne Carriere 
331b844655cSEtienne Carriere static void restore_cfg(struct i2c_handle_s *hi2c, struct i2c_cfg *cfg)
332b844655cSEtienne Carriere {
333b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
334b844655cSEtienne Carriere 
335929ec061SEtienne Carriere 	clk_enable(hi2c->clock);
336b844655cSEtienne Carriere 
337b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR1, I2C_CR1_PE);
338b844655cSEtienne Carriere 	io_write32(base + I2C_TIMINGR, cfg->timingr & TIMINGR_CLEAR_MASK);
339b844655cSEtienne Carriere 	io_write32(base + I2C_OAR1, cfg->oar1);
340b844655cSEtienne Carriere 	io_write32(base + I2C_CR2, cfg->cr2);
341b844655cSEtienne Carriere 	io_write32(base + I2C_OAR2, cfg->oar2);
342b844655cSEtienne Carriere 	io_write32(base + I2C_CR1, cfg->cr1 & ~I2C_CR1_PE);
343b844655cSEtienne Carriere 	io_setbits32(base + I2C_CR1, cfg->cr1 & I2C_CR1_PE);
344b844655cSEtienne Carriere 
345929ec061SEtienne Carriere 	clk_disable(hi2c->clock);
346b844655cSEtienne Carriere }
347b844655cSEtienne Carriere 
348b844655cSEtienne Carriere static void __maybe_unused dump_cfg(struct i2c_cfg *cfg __maybe_unused)
349b844655cSEtienne Carriere {
350c50e170eSEtienne Carriere 	DMSG("CR1:  %#"PRIx32, cfg->cr1);
351c50e170eSEtienne Carriere 	DMSG("CR2:  %#"PRIx32, cfg->cr2);
352c50e170eSEtienne Carriere 	DMSG("OAR1: %#"PRIx32, cfg->oar1);
353c50e170eSEtienne Carriere 	DMSG("OAR2: %#"PRIx32, cfg->oar2);
354c50e170eSEtienne Carriere 	DMSG("TIM:  %#"PRIx32, cfg->timingr);
355b844655cSEtienne Carriere }
356b844655cSEtienne Carriere 
357b844655cSEtienne Carriere static void __maybe_unused dump_i2c(struct i2c_handle_s *hi2c)
358b844655cSEtienne Carriere {
359b844655cSEtienne Carriere 	vaddr_t __maybe_unused base = get_base(hi2c);
360b844655cSEtienne Carriere 
361929ec061SEtienne Carriere 	clk_enable(hi2c->clock);
362b844655cSEtienne Carriere 
363c50e170eSEtienne Carriere 	DMSG("CR1:  %#"PRIx32, io_read32(base + I2C_CR1));
364c50e170eSEtienne Carriere 	DMSG("CR2:  %#"PRIx32, io_read32(base + I2C_CR2));
365c50e170eSEtienne Carriere 	DMSG("OAR1: %#"PRIx32, io_read32(base + I2C_OAR1));
366c50e170eSEtienne Carriere 	DMSG("OAR2: %#"PRIx32, io_read32(base + I2C_OAR2));
367c50e170eSEtienne Carriere 	DMSG("TIM:  %#"PRIx32, io_read32(base + I2C_TIMINGR));
368b844655cSEtienne Carriere 
369929ec061SEtienne Carriere 	clk_disable(hi2c->clock);
370b844655cSEtienne Carriere }
371b844655cSEtienne Carriere 
372b844655cSEtienne Carriere /*
373b844655cSEtienne Carriere  * Compute the I2C device timings
374b844655cSEtienne Carriere  *
375b844655cSEtienne Carriere  * @init: Ref to the initialization configuration structure
376b844655cSEtienne Carriere  * @clock_src: I2C clock source frequency (Hz)
377b844655cSEtienne Carriere  * @timing: Pointer to the final computed timing result
378b844655cSEtienne Carriere  * Return 0 on success or a negative value
379b844655cSEtienne Carriere  */
380b844655cSEtienne Carriere static int i2c_compute_timing(struct stm32_i2c_init_s *init,
3813ebb1380SEtienne Carriere 			      unsigned long clock_src, uint32_t *timing)
382b844655cSEtienne Carriere {
3833ebb1380SEtienne Carriere 	const struct i2c_spec_s *specs = NULL;
3843ebb1380SEtienne Carriere 	uint32_t speed_freq = 0;
385b844655cSEtienne Carriere 	uint32_t i2cbus = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, speed_freq);
386b844655cSEtienne Carriere 	uint32_t i2cclk = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, clock_src);
387b844655cSEtienne Carriere 	uint32_t p_prev = I2C_TIMINGR_PRESC_MAX;
388b844655cSEtienne Carriere 	uint32_t af_delay_min = 0;
389b844655cSEtienne Carriere 	uint32_t af_delay_max = 0;
390b844655cSEtienne Carriere 	uint32_t dnf_delay = 0;
391b844655cSEtienne Carriere 	uint32_t tsync = 0;
392b844655cSEtienne Carriere 	uint32_t clk_min = 0;
393b844655cSEtienne Carriere 	uint32_t clk_max = 0;
394b844655cSEtienne Carriere 	int clk_error_prev = 0;
395b844655cSEtienne Carriere 	uint16_t p = 0;
396b844655cSEtienne Carriere 	uint16_t l = 0;
397b844655cSEtienne Carriere 	uint16_t a = 0;
398b844655cSEtienne Carriere 	uint16_t h = 0;
399b844655cSEtienne Carriere 	unsigned int sdadel_min = 0;
400b844655cSEtienne Carriere 	unsigned int sdadel_max = 0;
401b844655cSEtienne Carriere 	unsigned int scldel_min = 0;
402b844655cSEtienne Carriere 	unsigned int delay = 0;
403b844655cSEtienne Carriere 	int s = -1;
404b844655cSEtienne Carriere 	struct i2c_timing_s solutions[I2C_TIMINGR_PRESC_MAX] = { 0 };
405b844655cSEtienne Carriere 
4063ebb1380SEtienne Carriere 	specs = get_specs(init->bus_rate);
4073ebb1380SEtienne Carriere 	if (!specs) {
408c50e170eSEtienne Carriere 		DMSG("I2C speed out of bound: %"PRId32"Hz", init->bus_rate);
409b844655cSEtienne Carriere 		return -1;
410b844655cSEtienne Carriere 	}
411b844655cSEtienne Carriere 
4123ebb1380SEtienne Carriere 	speed_freq = specs->rate;
413b844655cSEtienne Carriere 	i2cbus = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, speed_freq);
414b844655cSEtienne Carriere 	clk_error_prev = INT_MAX;
415b844655cSEtienne Carriere 
4163ebb1380SEtienne Carriere 	if (init->rise_time > specs->rise_max ||
4173ebb1380SEtienne Carriere 	    init->fall_time > specs->fall_max) {
418c50e170eSEtienne Carriere 		DMSG("I2C rise{%"PRId32">%"PRId32"}/fall{%"PRId32">%"PRId32"}",
4193ebb1380SEtienne Carriere 		     init->rise_time, specs->rise_max,
4203ebb1380SEtienne Carriere 		     init->fall_time, specs->fall_max);
421b844655cSEtienne Carriere 		return -1;
422b844655cSEtienne Carriere 	}
423b844655cSEtienne Carriere 
424b844655cSEtienne Carriere 	if (init->digital_filter_coef > STM32_I2C_DIGITAL_FILTER_MAX) {
425c50e170eSEtienne Carriere 		DMSG("DNF out of bound %"PRId8"/%d",
426b844655cSEtienne Carriere 		     init->digital_filter_coef, STM32_I2C_DIGITAL_FILTER_MAX);
427b844655cSEtienne Carriere 		return -1;
428b844655cSEtienne Carriere 	}
429b844655cSEtienne Carriere 
430b844655cSEtienne Carriere 	/* Analog and Digital Filters */
431b844655cSEtienne Carriere 	if (init->analog_filter) {
432b844655cSEtienne Carriere 		af_delay_min = STM32_I2C_ANALOG_FILTER_DELAY_MIN;
433b844655cSEtienne Carriere 		af_delay_max = STM32_I2C_ANALOG_FILTER_DELAY_MAX;
434b844655cSEtienne Carriere 	}
435b844655cSEtienne Carriere 	dnf_delay = init->digital_filter_coef * i2cclk;
436b844655cSEtienne Carriere 
4373ebb1380SEtienne Carriere 	sdadel_min = specs->hddat_min + init->fall_time;
438b844655cSEtienne Carriere 	delay = af_delay_min - ((init->digital_filter_coef + 3) * i2cclk);
439b844655cSEtienne Carriere 	if (SUB_OVERFLOW(sdadel_min, delay, &sdadel_min))
440b844655cSEtienne Carriere 		sdadel_min = 0;
441b844655cSEtienne Carriere 
4423ebb1380SEtienne Carriere 	sdadel_max = specs->vddat_max - init->rise_time;
443b844655cSEtienne Carriere 	delay = af_delay_max - ((init->digital_filter_coef + 4) * i2cclk);
444b844655cSEtienne Carriere 	if (SUB_OVERFLOW(sdadel_max, delay, &sdadel_max))
445b844655cSEtienne Carriere 		sdadel_max = 0;
446b844655cSEtienne Carriere 
4473ebb1380SEtienne Carriere 	scldel_min = init->rise_time + specs->sudat_min;
448b844655cSEtienne Carriere 
449b844655cSEtienne Carriere 	DMSG("I2C SDADEL(min/max): %u/%u, SCLDEL(Min): %u",
450b844655cSEtienne Carriere 	     sdadel_min, sdadel_max, scldel_min);
451b844655cSEtienne Carriere 
452b844655cSEtienne Carriere 	/* Compute possible values for PRESC, SCLDEL and SDADEL */
453b844655cSEtienne Carriere 	for (p = 0; p < I2C_TIMINGR_PRESC_MAX; p++) {
454b844655cSEtienne Carriere 		for (l = 0; l < I2C_TIMINGR_SCLDEL_MAX; l++) {
455b844655cSEtienne Carriere 			uint32_t scldel = (l + 1) * (p + 1) * i2cclk;
456b844655cSEtienne Carriere 
457b844655cSEtienne Carriere 			if (scldel < scldel_min)
458b844655cSEtienne Carriere 				continue;
459b844655cSEtienne Carriere 
460b844655cSEtienne Carriere 			for (a = 0; a < I2C_TIMINGR_SDADEL_MAX; a++) {
461b844655cSEtienne Carriere 				uint32_t sdadel = (a * (p + 1) + 1) * i2cclk;
462b844655cSEtienne Carriere 
463b844655cSEtienne Carriere 				if ((sdadel >= sdadel_min) &&
464b844655cSEtienne Carriere 				    (sdadel <= sdadel_max) &&
465b844655cSEtienne Carriere 				    (p != p_prev)) {
466b844655cSEtienne Carriere 					solutions[p].scldel = l;
467b844655cSEtienne Carriere 					solutions[p].sdadel = a;
468b844655cSEtienne Carriere 					solutions[p].is_saved = true;
469b844655cSEtienne Carriere 					p_prev = p;
470b844655cSEtienne Carriere 					break;
471b844655cSEtienne Carriere 				}
472b844655cSEtienne Carriere 			}
473b844655cSEtienne Carriere 
474b844655cSEtienne Carriere 			if (p_prev == p)
475b844655cSEtienne Carriere 				break;
476b844655cSEtienne Carriere 		}
477b844655cSEtienne Carriere 	}
478b844655cSEtienne Carriere 
479b844655cSEtienne Carriere 	if (p_prev == I2C_TIMINGR_PRESC_MAX) {
480c50e170eSEtienne Carriere 		DMSG("I2C no Prescaler solution");
481b844655cSEtienne Carriere 		return -1;
482b844655cSEtienne Carriere 	}
483b844655cSEtienne Carriere 
484b844655cSEtienne Carriere 	tsync = af_delay_min + dnf_delay + (2 * i2cclk);
4853ebb1380SEtienne Carriere 	clk_max = I2C_NSEC_PER_SEC / RATE_MIN(specs->rate);
4863ebb1380SEtienne Carriere 	clk_min = I2C_NSEC_PER_SEC / specs->rate;
487b844655cSEtienne Carriere 
488b844655cSEtienne Carriere 	/*
489b844655cSEtienne Carriere 	 * Among prescaler possibilities discovered above figures out SCL Low
490b844655cSEtienne Carriere 	 * and High Period. Provided:
491b844655cSEtienne Carriere 	 * - SCL Low Period has to be higher than Low Period of the SCL Clock
492b844655cSEtienne Carriere 	 *   defined by I2C Specification. I2C Clock has to be lower than
493b844655cSEtienne Carriere 	 *   (SCL Low Period - Analog/Digital filters) / 4.
494b844655cSEtienne Carriere 	 * - SCL High Period has to be lower than High Period of the SCL Clock
495b844655cSEtienne Carriere 	 *   defined by I2C Specification.
496b844655cSEtienne Carriere 	 * - I2C Clock has to be lower than SCL High Period.
497b844655cSEtienne Carriere 	 */
498b844655cSEtienne Carriere 	for (p = 0; p < I2C_TIMINGR_PRESC_MAX; p++) {
499b844655cSEtienne Carriere 		uint32_t prescaler = (p + 1) * i2cclk;
500b844655cSEtienne Carriere 
501b844655cSEtienne Carriere 		if (!solutions[p].is_saved)
502b844655cSEtienne Carriere 			continue;
503b844655cSEtienne Carriere 
504b844655cSEtienne Carriere 		for (l = 0; l < I2C_TIMINGR_SCLL_MAX; l++) {
505b844655cSEtienne Carriere 			uint32_t tscl_l = ((l + 1) * prescaler) + tsync;
506b844655cSEtienne Carriere 
5073ebb1380SEtienne Carriere 			if (tscl_l < specs->l_min ||
5083ebb1380SEtienne Carriere 			    i2cclk >= ((tscl_l - af_delay_min - dnf_delay) / 4))
509b844655cSEtienne Carriere 				continue;
510b844655cSEtienne Carriere 
511b844655cSEtienne Carriere 			for (h = 0; h < I2C_TIMINGR_SCLH_MAX; h++) {
512b844655cSEtienne Carriere 				uint32_t tscl_h = ((h + 1) * prescaler) + tsync;
513b844655cSEtienne Carriere 				uint32_t tscl = tscl_l + tscl_h +
514b844655cSEtienne Carriere 						init->rise_time +
515b844655cSEtienne Carriere 						init->fall_time;
516b844655cSEtienne Carriere 
5173ebb1380SEtienne Carriere 				if (tscl >= clk_min && tscl <= clk_max &&
5183ebb1380SEtienne Carriere 				    tscl_h >= specs->h_min && i2cclk < tscl_h) {
519b844655cSEtienne Carriere 					int clk_error = tscl - i2cbus;
520b844655cSEtienne Carriere 
521b844655cSEtienne Carriere 					if (clk_error < 0)
522b844655cSEtienne Carriere 						clk_error = -clk_error;
523b844655cSEtienne Carriere 
524b844655cSEtienne Carriere 					if (clk_error < clk_error_prev) {
525b844655cSEtienne Carriere 						clk_error_prev = clk_error;
526b844655cSEtienne Carriere 						solutions[p].scll = l;
527b844655cSEtienne Carriere 						solutions[p].sclh = h;
528b844655cSEtienne Carriere 						s = p;
529b844655cSEtienne Carriere 					}
530b844655cSEtienne Carriere 				}
531b844655cSEtienne Carriere 			}
532b844655cSEtienne Carriere 		}
533b844655cSEtienne Carriere 	}
534b844655cSEtienne Carriere 
535b844655cSEtienne Carriere 	if (s < 0) {
536c50e170eSEtienne Carriere 		DMSG("I2C no solution at all");
537b844655cSEtienne Carriere 		return -1;
538b844655cSEtienne Carriere 	}
539b844655cSEtienne Carriere 
540b844655cSEtienne Carriere 	/* Finalize timing settings */
541b844655cSEtienne Carriere 	*timing = I2C_SET_TIMINGR_PRESC(s) |
542b844655cSEtienne Carriere 		   I2C_SET_TIMINGR_SCLDEL(solutions[s].scldel) |
543b844655cSEtienne Carriere 		   I2C_SET_TIMINGR_SDADEL(solutions[s].sdadel) |
544b844655cSEtienne Carriere 		   I2C_SET_TIMINGR_SCLH(solutions[s].sclh) |
545b844655cSEtienne Carriere 		   I2C_SET_TIMINGR_SCLL(solutions[s].scll);
546b844655cSEtienne Carriere 
547c50e170eSEtienne Carriere 	DMSG("I2C TIMINGR (PRESC/SCLDEL/SDADEL): %i/%"PRIu8"/%"PRIu8,
548b844655cSEtienne Carriere 	     s, solutions[s].scldel, solutions[s].sdadel);
549c50e170eSEtienne Carriere 	DMSG("I2C TIMINGR (SCLH/SCLL): %"PRIu8"/%"PRIu8,
550b844655cSEtienne Carriere 	     solutions[s].sclh, solutions[s].scll);
551c50e170eSEtienne Carriere 	DMSG("I2C TIMINGR: 0x%"PRIx32, *timing);
552b844655cSEtienne Carriere 
553b844655cSEtienne Carriere 	return 0;
554b844655cSEtienne Carriere }
555b844655cSEtienne Carriere 
5563ebb1380SEtienne Carriere /* i2c_specs[] must be sorted by increasing rate */
5573ebb1380SEtienne Carriere static bool __maybe_unused i2c_specs_is_consistent(void)
5583ebb1380SEtienne Carriere {
5593ebb1380SEtienne Carriere 	size_t i = 0;
5603ebb1380SEtienne Carriere 
5613ebb1380SEtienne Carriere 	COMPILE_TIME_ASSERT(ARRAY_SIZE(i2c_specs));
5623ebb1380SEtienne Carriere 
5633ebb1380SEtienne Carriere 	for (i = 1; i < ARRAY_SIZE(i2c_specs); i++)
5643ebb1380SEtienne Carriere 		if (i2c_specs[i - 1].rate >= i2c_specs[i].rate)
5653ebb1380SEtienne Carriere 			return false;
5663ebb1380SEtienne Carriere 
5673ebb1380SEtienne Carriere 	return true;
5683ebb1380SEtienne Carriere }
5693ebb1380SEtienne Carriere 
5703ebb1380SEtienne Carriere /*
5713ebb1380SEtienne Carriere  * @brief  From requested rate, get the closest I2C rate without exceeding it,
5723ebb1380SEtienne Carriere  *         within I2C specification values defined in @i2c_specs.
5733ebb1380SEtienne Carriere  * @param  rate: The requested rate.
5743ebb1380SEtienne Carriere  * @retval Found rate, else the lowest value supported by platform.
5753ebb1380SEtienne Carriere  */
5763ebb1380SEtienne Carriere static uint32_t get_lower_rate(uint32_t rate)
5773ebb1380SEtienne Carriere {
5783ebb1380SEtienne Carriere 	size_t i = 0;
5793ebb1380SEtienne Carriere 
5803ebb1380SEtienne Carriere 	for (i = ARRAY_SIZE(i2c_specs); i > 0; i--)
5813ebb1380SEtienne Carriere 		if (rate > i2c_specs[i - 1].rate)
5823ebb1380SEtienne Carriere 			return i2c_specs[i - 1].rate;
5833ebb1380SEtienne Carriere 
5843ebb1380SEtienne Carriere 	return i2c_specs[0].rate;
5853ebb1380SEtienne Carriere }
5863ebb1380SEtienne Carriere 
587b844655cSEtienne Carriere /*
588b844655cSEtienne Carriere  * Setup the I2C device timings
589b844655cSEtienne Carriere  *
590b844655cSEtienne Carriere  * @hi2c: I2C handle structure
591b844655cSEtienne Carriere  * @init: Ref to the initialization configuration structure
592b844655cSEtienne Carriere  * @timing: Output TIMINGR register configuration value
593b844655cSEtienne Carriere  * @retval 0 if OK, negative value else
594b844655cSEtienne Carriere  */
595b844655cSEtienne Carriere static int i2c_setup_timing(struct i2c_handle_s *hi2c,
596b844655cSEtienne Carriere 			    struct stm32_i2c_init_s *init,
597b844655cSEtienne Carriere 			    uint32_t *timing)
598b844655cSEtienne Carriere {
599b844655cSEtienne Carriere 	int rc = 0;
6003ebb1380SEtienne Carriere 	unsigned long clock_src = 0;
601b844655cSEtienne Carriere 
6023ebb1380SEtienne Carriere 	assert(i2c_specs_is_consistent());
6033ebb1380SEtienne Carriere 
604929ec061SEtienne Carriere 	clock_src = clk_get_rate(hi2c->clock);
605b844655cSEtienne Carriere 	if (!clock_src) {
606c50e170eSEtienne Carriere 		DMSG("Null I2C clock rate");
607b844655cSEtienne Carriere 		return -1;
608b844655cSEtienne Carriere 	}
609b844655cSEtienne Carriere 
61031c3d89fSEtienne Carriere 	/*
61131c3d89fSEtienne Carriere 	 * If the timing has already been computed, and the frequency is the
61231c3d89fSEtienne Carriere 	 * same as when it was computed, then use the saved timing.
61331c3d89fSEtienne Carriere 	 */
61431c3d89fSEtienne Carriere 	if (clock_src == hi2c->saved_frequency) {
61531c3d89fSEtienne Carriere 		*timing = hi2c->saved_timing;
61631c3d89fSEtienne Carriere 		return 0;
61731c3d89fSEtienne Carriere 	}
61831c3d89fSEtienne Carriere 
619b844655cSEtienne Carriere 	do {
620b844655cSEtienne Carriere 		rc = i2c_compute_timing(init, clock_src, timing);
621b844655cSEtienne Carriere 		if (rc) {
622c50e170eSEtienne Carriere 			DMSG("Failed to compute I2C timings");
6233ebb1380SEtienne Carriere 			if (init->bus_rate > I2C_STANDARD_RATE) {
6243ebb1380SEtienne Carriere 				init->bus_rate = get_lower_rate(init->bus_rate);
6253ebb1380SEtienne Carriere 				IMSG("Downgrade I2C speed to %"PRIu32"Hz)",
6263ebb1380SEtienne Carriere 				     init->bus_rate);
627b844655cSEtienne Carriere 			} else {
628b844655cSEtienne Carriere 				break;
629b844655cSEtienne Carriere 			}
630b844655cSEtienne Carriere 		}
631b844655cSEtienne Carriere 	} while (rc);
632b844655cSEtienne Carriere 
633b844655cSEtienne Carriere 	if (rc) {
634c50e170eSEtienne Carriere 		DMSG("Impossible to compute I2C timings");
635b844655cSEtienne Carriere 		return rc;
636b844655cSEtienne Carriere 	}
637b844655cSEtienne Carriere 
6383ebb1380SEtienne Carriere 	DMSG("I2C Freq(%"PRIu32"Hz), Clk Source(%lu)",
6393ebb1380SEtienne Carriere 	     init->bus_rate, clock_src);
640c50e170eSEtienne Carriere 	DMSG("I2C Rise(%"PRId32") and Fall(%"PRId32") Time",
641b844655cSEtienne Carriere 	     init->rise_time, init->fall_time);
642c50e170eSEtienne Carriere 	DMSG("I2C Analog Filter(%s), DNF(%"PRIu8")",
643b844655cSEtienne Carriere 	     init->analog_filter ? "On" : "Off", init->digital_filter_coef);
644b844655cSEtienne Carriere 
64531c3d89fSEtienne Carriere 	hi2c->saved_timing = *timing;
64631c3d89fSEtienne Carriere 	hi2c->saved_frequency = clock_src;
64731c3d89fSEtienne Carriere 
648b844655cSEtienne Carriere 	return 0;
649b844655cSEtienne Carriere }
650b844655cSEtienne Carriere 
651b844655cSEtienne Carriere /*
652b844655cSEtienne Carriere  * Configure I2C Analog noise filter.
653b844655cSEtienne Carriere  * @hi2c: I2C handle structure
654b844655cSEtienne Carriere  * @analog_filter_on: True if enabling analog filter, false otherwise
655b844655cSEtienne Carriere  * Return 0 on success or a negative value
656b844655cSEtienne Carriere  */
657b844655cSEtienne Carriere static int i2c_config_analog_filter(struct i2c_handle_s *hi2c,
658b844655cSEtienne Carriere 				    bool analog_filter_on)
659b844655cSEtienne Carriere {
660b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
661b844655cSEtienne Carriere 
662b844655cSEtienne Carriere 	if (hi2c->i2c_state != I2C_STATE_READY)
663b844655cSEtienne Carriere 		return -1;
664b844655cSEtienne Carriere 
665b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_BUSY;
666b844655cSEtienne Carriere 
667b844655cSEtienne Carriere 	/* Disable the selected I2C peripheral */
668b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR1, I2C_CR1_PE);
669b844655cSEtienne Carriere 
670b844655cSEtienne Carriere 	/* Reset I2Cx ANOFF bit */
671b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR1, I2C_CR1_ANFOFF);
672b844655cSEtienne Carriere 
673b844655cSEtienne Carriere 	/* Set analog filter bit if filter is disabled */
674b844655cSEtienne Carriere 	if (!analog_filter_on)
675b844655cSEtienne Carriere 		io_setbits32(base + I2C_CR1, I2C_CR1_ANFOFF);
676b844655cSEtienne Carriere 
677b844655cSEtienne Carriere 	/* Enable the selected I2C peripheral */
678b844655cSEtienne Carriere 	io_setbits32(base + I2C_CR1, I2C_CR1_PE);
679b844655cSEtienne Carriere 
680b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
681b844655cSEtienne Carriere 
682b844655cSEtienne Carriere 	return 0;
683b844655cSEtienne Carriere }
684b844655cSEtienne Carriere 
6852b81d819SEtienne Carriere TEE_Result stm32_i2c_get_setup_from_fdt(void *fdt, int node,
686c75303f7SEtienne Carriere 					struct stm32_i2c_init_s *init,
687c75303f7SEtienne Carriere 					struct stm32_pinctrl **pinctrl,
688c75303f7SEtienne Carriere 					size_t *pinctrl_count)
689b844655cSEtienne Carriere {
690929ec061SEtienne Carriere 	TEE_Result res = TEE_ERROR_GENERIC;
691b844655cSEtienne Carriere 	const fdt32_t *cuint = NULL;
692b844655cSEtienne Carriere 	struct dt_node_info info = { .status = 0 };
693fee710d0SEtienne Carriere 	int count = 0;
694b844655cSEtienne Carriere 
695b844655cSEtienne Carriere 	/* Default STM32 specific configs caller may need to overwrite */
696b844655cSEtienne Carriere 	memset(init, 0, sizeof(*init));
697b844655cSEtienne Carriere 
698*f354a5d8SGatien Chevallier 	fdt_fill_device_info(fdt, &info, node);
699717f942aSLionel Debieve 	assert(info.reg != DT_INFO_INVALID_REG &&
700929ec061SEtienne Carriere 	       info.reg_size != DT_INFO_INVALID_REG_SIZE);
701717f942aSLionel Debieve 
702c6563194SEtienne Carriere 	init->dt_status = info.status;
703b844655cSEtienne Carriere 	init->pbase = info.reg;
704717f942aSLionel Debieve 	init->reg_size = info.reg_size;
705929ec061SEtienne Carriere 
706929ec061SEtienne Carriere 	res = clk_dt_get_by_index(fdt, node, 0, &init->clock);
707929ec061SEtienne Carriere 	if (res)
708929ec061SEtienne Carriere 		return res;
709b844655cSEtienne Carriere 
710b844655cSEtienne Carriere 	cuint = fdt_getprop(fdt, node, "i2c-scl-rising-time-ns", NULL);
711b844655cSEtienne Carriere 	if (cuint)
712b844655cSEtienne Carriere 		init->rise_time = fdt32_to_cpu(*cuint);
713b844655cSEtienne Carriere 	else
714b844655cSEtienne Carriere 		init->rise_time = STM32_I2C_RISE_TIME_DEFAULT;
715b844655cSEtienne Carriere 
716b844655cSEtienne Carriere 	cuint = fdt_getprop(fdt, node, "i2c-scl-falling-time-ns", NULL);
717b844655cSEtienne Carriere 	if (cuint)
718b844655cSEtienne Carriere 		init->fall_time = fdt32_to_cpu(*cuint);
719b844655cSEtienne Carriere 	else
720b844655cSEtienne Carriere 		init->fall_time = STM32_I2C_FALL_TIME_DEFAULT;
721b844655cSEtienne Carriere 
722b844655cSEtienne Carriere 	cuint = fdt_getprop(fdt, node, "clock-frequency", NULL);
723b844655cSEtienne Carriere 	if (cuint) {
7243ebb1380SEtienne Carriere 		init->bus_rate = fdt32_to_cpu(*cuint);
7253ebb1380SEtienne Carriere 
7263ebb1380SEtienne Carriere 		if (init->bus_rate > I2C_FAST_PLUS_RATE) {
7273ebb1380SEtienne Carriere 			DMSG("Invalid bus speed (%"PRIu32" > %i)",
7283ebb1380SEtienne Carriere 			     init->bus_rate, I2C_FAST_PLUS_RATE);
7292b81d819SEtienne Carriere 			return TEE_ERROR_GENERIC;
730b844655cSEtienne Carriere 		}
731b844655cSEtienne Carriere 	} else {
7323ebb1380SEtienne Carriere 		init->bus_rate = I2C_STANDARD_RATE;
733b844655cSEtienne Carriere 	}
734b844655cSEtienne Carriere 
735c75303f7SEtienne Carriere 	count = stm32_pinctrl_fdt_get_pinctrl(fdt, node, NULL, 0);
736c75303f7SEtienne Carriere 	if (count <= 0) {
737c75303f7SEtienne Carriere 		*pinctrl = NULL;
7382b81d819SEtienne Carriere 		*pinctrl_count = count;
7392b81d819SEtienne Carriere 		DMSG("Failed to get pinctrl: FDT errno %d", count);
7402b81d819SEtienne Carriere 		return TEE_ERROR_GENERIC;
741c75303f7SEtienne Carriere 	}
742c75303f7SEtienne Carriere 
7432b81d819SEtienne Carriere 	if (count > 2) {
7442b81d819SEtienne Carriere 		DMSG("Too many PINCTRLs found: %zd", count);
7452b81d819SEtienne Carriere 		return TEE_ERROR_GENERIC;
7462b81d819SEtienne Carriere 	}
747c75303f7SEtienne Carriere 
748c75303f7SEtienne Carriere 	*pinctrl = calloc(count, sizeof(**pinctrl));
749c75303f7SEtienne Carriere 	if (!*pinctrl)
7502b81d819SEtienne Carriere 		return TEE_ERROR_OUT_OF_MEMORY;
751c75303f7SEtienne Carriere 
752c75303f7SEtienne Carriere 	*pinctrl_count = stm32_pinctrl_fdt_get_pinctrl(fdt, node,
753c75303f7SEtienne Carriere 						       *pinctrl, count);
754c75303f7SEtienne Carriere 	assert(*pinctrl_count == (unsigned int)count);
755c75303f7SEtienne Carriere 
7562b81d819SEtienne Carriere 	return TEE_SUCCESS;
757b844655cSEtienne Carriere }
758b844655cSEtienne Carriere 
759b844655cSEtienne Carriere int stm32_i2c_init(struct i2c_handle_s *hi2c,
760b844655cSEtienne Carriere 		   struct stm32_i2c_init_s *init_data)
761b844655cSEtienne Carriere {
762b844655cSEtienne Carriere 	int rc = 0;
763b844655cSEtienne Carriere 	uint32_t timing = 0;
764b844655cSEtienne Carriere 	vaddr_t base = 0;
765b844655cSEtienne Carriere 	uint32_t val = 0;
766b844655cSEtienne Carriere 
767c6563194SEtienne Carriere 	hi2c->dt_status = init_data->dt_status;
768b844655cSEtienne Carriere 	hi2c->base.pa = init_data->pbase;
769717f942aSLionel Debieve 	hi2c->reg_size = init_data->reg_size;
770b844655cSEtienne Carriere 	hi2c->clock = init_data->clock;
771b844655cSEtienne Carriere 
772b844655cSEtienne Carriere 	rc = i2c_setup_timing(hi2c, init_data, &timing);
773b844655cSEtienne Carriere 	if (rc)
774b844655cSEtienne Carriere 		return rc;
775b844655cSEtienne Carriere 
776929ec061SEtienne Carriere 	clk_enable(hi2c->clock);
777929ec061SEtienne Carriere 
778b844655cSEtienne Carriere 	base = get_base(hi2c);
779b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_BUSY;
780b844655cSEtienne Carriere 
781b844655cSEtienne Carriere 	/* Disable the selected I2C peripheral */
782b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR1, I2C_CR1_PE);
783b844655cSEtienne Carriere 
784b844655cSEtienne Carriere 	/* Configure I2Cx: Frequency range */
785b844655cSEtienne Carriere 	io_write32(base + I2C_TIMINGR, timing & TIMINGR_CLEAR_MASK);
786b844655cSEtienne Carriere 
787b844655cSEtienne Carriere 	/* Disable Own Address1 before set the Own Address1 configuration */
788b844655cSEtienne Carriere 	io_write32(base + I2C_OAR1, 0);
789b844655cSEtienne Carriere 
790b844655cSEtienne Carriere 	/* Configure I2Cx: Own Address1 and ack own address1 mode */
791b844655cSEtienne Carriere 	if (init_data->addr_mode_10b_not_7b)
792b844655cSEtienne Carriere 		io_write32(base + I2C_OAR1,
793b844655cSEtienne Carriere 			   I2C_OAR1_OA1EN | I2C_OAR1_OA1MODE |
794b844655cSEtienne Carriere 			   init_data->own_address1);
795b844655cSEtienne Carriere 	else
796b844655cSEtienne Carriere 		io_write32(base + I2C_OAR1,
797b844655cSEtienne Carriere 			   I2C_OAR1_OA1EN | init_data->own_address1);
798b844655cSEtienne Carriere 
799b844655cSEtienne Carriere 	/* Configure I2Cx: Addressing Master mode */
800b844655cSEtienne Carriere 	io_write32(base + I2C_CR2, 0);
801b844655cSEtienne Carriere 	if (init_data->addr_mode_10b_not_7b)
802b844655cSEtienne Carriere 		io_setbits32(base + I2C_CR2, I2C_CR2_ADD10);
803b844655cSEtienne Carriere 
804b844655cSEtienne Carriere 	/*
805b844655cSEtienne Carriere 	 * Enable the AUTOEND by default, and enable NACK
806b844655cSEtienne Carriere 	 * (should be disabled only during Slave process).
807b844655cSEtienne Carriere 	 */
808b844655cSEtienne Carriere 	io_setbits32(base + I2C_CR2, I2C_CR2_AUTOEND | I2C_CR2_NACK);
809b844655cSEtienne Carriere 
810b844655cSEtienne Carriere 	/* Disable Own Address2 before set the Own Address2 configuration */
811b844655cSEtienne Carriere 	io_write32(base + I2C_OAR2, 0);
812b844655cSEtienne Carriere 
813b844655cSEtienne Carriere 	/* Configure I2Cx: Dual mode and Own Address2 */
814b844655cSEtienne Carriere 	if (init_data->dual_address_mode)
815b844655cSEtienne Carriere 		io_write32(base + I2C_OAR2,
816b844655cSEtienne Carriere 			   I2C_OAR2_OA2EN | init_data->own_address2 |
817b844655cSEtienne Carriere 			   (init_data->own_address2_masks << 8));
818b844655cSEtienne Carriere 
819b844655cSEtienne Carriere 	/* Configure I2Cx: Generalcall and NoStretch mode */
820b844655cSEtienne Carriere 	val = 0;
821b844655cSEtienne Carriere 	if (init_data->general_call_mode)
822b844655cSEtienne Carriere 		val |= I2C_CR1_GCEN;
823b844655cSEtienne Carriere 	if (init_data->no_stretch_mode)
824b844655cSEtienne Carriere 		val |= I2C_CR1_NOSTRETCH;
825b844655cSEtienne Carriere 	io_write32(base + I2C_CR1, val);
826b844655cSEtienne Carriere 
827b844655cSEtienne Carriere 	/* Enable the selected I2C peripheral */
828b844655cSEtienne Carriere 	io_setbits32(base + I2C_CR1, I2C_CR1_PE);
829b844655cSEtienne Carriere 
830b844655cSEtienne Carriere 	hi2c->i2c_err = I2C_ERROR_NONE;
831b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
832b844655cSEtienne Carriere 
833b844655cSEtienne Carriere 	rc = i2c_config_analog_filter(hi2c, init_data->analog_filter);
834b844655cSEtienne Carriere 	if (rc)
835c50e170eSEtienne Carriere 		DMSG("I2C analog filter error %d", rc);
836b844655cSEtienne Carriere 
8371c81e5f9SGatien Chevallier 	if (IS_ENABLED(CFG_STM32MP13))
8381c81e5f9SGatien Chevallier 		stm32_gpio_set_secure_cfg(hi2c->pinctrl->bank,
8391c81e5f9SGatien Chevallier 					  hi2c->pinctrl->pin, true);
8401c81e5f9SGatien Chevallier 
841929ec061SEtienne Carriere 	clk_disable(hi2c->clock);
842b844655cSEtienne Carriere 
843b844655cSEtienne Carriere 	return rc;
844b844655cSEtienne Carriere }
845b844655cSEtienne Carriere 
846b844655cSEtienne Carriere /* I2C transmit (TX) data register flush sequence */
847b844655cSEtienne Carriere static void i2c_flush_txdr(struct i2c_handle_s *hi2c)
848b844655cSEtienne Carriere {
849b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
850b844655cSEtienne Carriere 
851b844655cSEtienne Carriere 	/*
852b844655cSEtienne Carriere 	 * If a pending TXIS flag is set,
853b844655cSEtienne Carriere 	 * write a dummy data in TXDR to clear it.
854b844655cSEtienne Carriere 	 */
855b844655cSEtienne Carriere 	if (io_read32(base + I2C_ISR) & I2C_ISR_TXIS)
856b844655cSEtienne Carriere 		io_write32(base + I2C_TXDR, 0);
857b844655cSEtienne Carriere 
858b844655cSEtienne Carriere 	/* Flush TX register if not empty */
859b844655cSEtienne Carriere 	if ((io_read32(base + I2C_ISR) & I2C_ISR_TXE) == 0)
860b844655cSEtienne Carriere 		io_setbits32(base + I2C_ISR, I2C_ISR_TXE);
861b844655cSEtienne Carriere }
862b844655cSEtienne Carriere 
863b844655cSEtienne Carriere /*
864b844655cSEtienne Carriere  * Wait for a single target I2C_ISR bit to reach an awaited value (0 or 1)
865b844655cSEtienne Carriere  *
866b844655cSEtienne Carriere  * @hi2c: I2C handle structure
867b844655cSEtienne Carriere  * @bit_mask: Bit mask for the target single bit position to consider
868b844655cSEtienne Carriere  * @awaited_value: Awaited value of the target bit in I2C_ISR, 0 or 1
869b844655cSEtienne Carriere  * @timeout_ref: Expriation timeout reference
870b844655cSEtienne Carriere  * Return 0 on success and a non-zero value on timeout
871b844655cSEtienne Carriere  */
872b844655cSEtienne Carriere static int wait_isr_event(struct i2c_handle_s *hi2c, uint32_t bit_mask,
873b844655cSEtienne Carriere 			  unsigned int awaited_value, uint64_t timeout_ref)
874b844655cSEtienne Carriere {
875b844655cSEtienne Carriere 	vaddr_t isr = get_base(hi2c) + I2C_ISR;
876b844655cSEtienne Carriere 
877b844655cSEtienne Carriere 	assert(IS_POWER_OF_TWO(bit_mask) && !(awaited_value & ~1U));
878b844655cSEtienne Carriere 
879b844655cSEtienne Carriere 	/* May timeout while TEE thread is suspended */
880b844655cSEtienne Carriere 	while (!timeout_elapsed(timeout_ref))
881b844655cSEtienne Carriere 		if (!!(io_read32(isr) & bit_mask) == awaited_value)
882b844655cSEtienne Carriere 			break;
883b844655cSEtienne Carriere 
884b844655cSEtienne Carriere 	if (!!(io_read32(isr) & bit_mask) == awaited_value)
885b844655cSEtienne Carriere 		return 0;
886b844655cSEtienne Carriere 
887b844655cSEtienne Carriere 	notif_i2c_timeout(hi2c);
888b844655cSEtienne Carriere 	return -1;
889b844655cSEtienne Carriere }
890b844655cSEtienne Carriere 
891b844655cSEtienne Carriere /* Handle Acknowledge-Failed sequence detection during an I2C Communication */
892b844655cSEtienne Carriere static int i2c_ack_failed(struct i2c_handle_s *hi2c, uint64_t timeout_ref)
893b844655cSEtienne Carriere {
894b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
895b844655cSEtienne Carriere 
896b844655cSEtienne Carriere 	if ((io_read32(base + I2C_ISR) & I2C_ISR_NACKF) == 0U)
897b844655cSEtienne Carriere 		return 0;
898b844655cSEtienne Carriere 
899b844655cSEtienne Carriere 	/*
900b844655cSEtienne Carriere 	 * Wait until STOP Flag is reset. Use polling method.
901b844655cSEtienne Carriere 	 * AutoEnd should be initiate after AF.
902b844655cSEtienne Carriere 	 * Timeout may elpased while TEE thread is suspended.
903b844655cSEtienne Carriere 	 */
904b844655cSEtienne Carriere 	while (!timeout_elapsed(timeout_ref))
905b844655cSEtienne Carriere 		if (io_read32(base + I2C_ISR) & I2C_ISR_STOPF)
906b844655cSEtienne Carriere 			break;
907b844655cSEtienne Carriere 
908b844655cSEtienne Carriere 	if ((io_read32(base + I2C_ISR) & I2C_ISR_STOPF) == 0) {
909b844655cSEtienne Carriere 		notif_i2c_timeout(hi2c);
910b844655cSEtienne Carriere 		return -1;
911b844655cSEtienne Carriere 	}
912b844655cSEtienne Carriere 
913b844655cSEtienne Carriere 	io_write32(base + I2C_ICR, I2C_ISR_NACKF);
914b844655cSEtienne Carriere 
915b844655cSEtienne Carriere 	io_write32(base + I2C_ICR, I2C_ISR_STOPF);
916b844655cSEtienne Carriere 
917b844655cSEtienne Carriere 	i2c_flush_txdr(hi2c);
918b844655cSEtienne Carriere 
919b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR2, CR2_RESET_MASK);
920b844655cSEtienne Carriere 
921b844655cSEtienne Carriere 	hi2c->i2c_err |= I2C_ERROR_ACKF;
922b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
923b844655cSEtienne Carriere 
924b844655cSEtienne Carriere 	return -1;
925b844655cSEtienne Carriere }
926b844655cSEtienne Carriere 
927b844655cSEtienne Carriere /* Wait TXIS bit is 1 in I2C_ISR register */
928b844655cSEtienne Carriere static int i2c_wait_txis(struct i2c_handle_s *hi2c, uint64_t timeout_ref)
929b844655cSEtienne Carriere {
930b844655cSEtienne Carriere 	while (!timeout_elapsed(timeout_ref)) {
931b844655cSEtienne Carriere 		if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_TXIS)
932b844655cSEtienne Carriere 			break;
933b844655cSEtienne Carriere 		if (i2c_ack_failed(hi2c, timeout_ref))
934b844655cSEtienne Carriere 			return -1;
935b844655cSEtienne Carriere 	}
936b844655cSEtienne Carriere 
937b844655cSEtienne Carriere 	if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_TXIS)
938b844655cSEtienne Carriere 		return 0;
939b844655cSEtienne Carriere 
940b844655cSEtienne Carriere 	if (i2c_ack_failed(hi2c, timeout_ref))
941b844655cSEtienne Carriere 		return -1;
942b844655cSEtienne Carriere 
943b844655cSEtienne Carriere 	notif_i2c_timeout(hi2c);
944b844655cSEtienne Carriere 	return -1;
945b844655cSEtienne Carriere }
946b844655cSEtienne Carriere 
947b844655cSEtienne Carriere /* Wait STOPF bit is 1 in I2C_ISR register */
948b844655cSEtienne Carriere static int i2c_wait_stop(struct i2c_handle_s *hi2c, uint64_t timeout_ref)
949b844655cSEtienne Carriere {
950ae49405bSEtienne Carriere 	while (!timeout_elapsed(timeout_ref)) {
951b844655cSEtienne Carriere 		if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_STOPF)
952b844655cSEtienne Carriere 			break;
953b844655cSEtienne Carriere 
954b844655cSEtienne Carriere 		if (i2c_ack_failed(hi2c, timeout_ref))
955b844655cSEtienne Carriere 			return -1;
956b844655cSEtienne Carriere 	}
957b844655cSEtienne Carriere 
958b844655cSEtienne Carriere 	if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_STOPF)
959b844655cSEtienne Carriere 		return 0;
960b844655cSEtienne Carriere 
961b844655cSEtienne Carriere 	if (i2c_ack_failed(hi2c, timeout_ref))
962b844655cSEtienne Carriere 		return -1;
963b844655cSEtienne Carriere 
964b844655cSEtienne Carriere 	notif_i2c_timeout(hi2c);
965b844655cSEtienne Carriere 	return -1;
966b844655cSEtienne Carriere }
967b844655cSEtienne Carriere 
968b844655cSEtienne Carriere /*
969b844655cSEtienne Carriere  * Load I2C_CR2 register for a I2C transfer
970b844655cSEtienne Carriere  *
971b844655cSEtienne Carriere  * @hi2c: I2C handle structure
972b844655cSEtienne Carriere  * @dev_addr: Slave address to be transferred
973b844655cSEtienne Carriere  * @size: Number of bytes to be transferred
974b844655cSEtienne Carriere  * @i2c_mode: One of I2C_{RELOAD|AUTOEND|SOFTEND}_MODE: Enable Reload mode.
975b844655cSEtienne Carriere  * @startstop: One of I2C_NO_STARTSTOP, I2C_GENERATE_STOP,
976b844655cSEtienne Carriere  *		I2C_GENERATE_START_{READ|WRITE}
977b844655cSEtienne Carriere  */
978b844655cSEtienne Carriere static void i2c_transfer_config(struct i2c_handle_s *hi2c, uint32_t dev_addr,
979b844655cSEtienne Carriere 				uint32_t size, uint32_t i2c_mode,
980b844655cSEtienne Carriere 				uint32_t startstop)
981b844655cSEtienne Carriere {
982b844655cSEtienne Carriere 	uint32_t clr_value = I2C_CR2_SADD | I2C_CR2_NBYTES | I2C_CR2_RELOAD |
983b844655cSEtienne Carriere 			     I2C_CR2_AUTOEND | I2C_CR2_START | I2C_CR2_STOP |
984b844655cSEtienne Carriere 			     (I2C_CR2_RD_WRN &
985b844655cSEtienne Carriere 			      (startstop >> (31U - I2C_CR2_RD_WRN_OFFSET)));
986b844655cSEtienne Carriere 	uint32_t set_value = (dev_addr & I2C_CR2_SADD) |
987b844655cSEtienne Carriere 			     ((size << I2C_CR2_NBYTES_OFFSET) &
988b844655cSEtienne Carriere 			      I2C_CR2_NBYTES) |
989b844655cSEtienne Carriere 			     i2c_mode | startstop;
990b844655cSEtienne Carriere 
991b844655cSEtienne Carriere 	io_clrsetbits32(get_base(hi2c) + I2C_CR2, clr_value, set_value);
992b844655cSEtienne Carriere }
993b844655cSEtienne Carriere 
994b844655cSEtienne Carriere /*
995b844655cSEtienne Carriere  * Master sends target device address followed by internal memory
996b844655cSEtienne Carriere  * address for a memory write request.
997b844655cSEtienne Carriere  * Function returns 0 on success or a negative value.
998b844655cSEtienne Carriere  */
999b844655cSEtienne Carriere static int i2c_request_mem_write(struct i2c_handle_s *hi2c,
1000b844655cSEtienne Carriere 				 struct i2c_request *request,
1001b844655cSEtienne Carriere 				 uint64_t timeout_ref)
1002b844655cSEtienne Carriere {
1003b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
1004b844655cSEtienne Carriere 
1005b844655cSEtienne Carriere 	i2c_transfer_config(hi2c, request->dev_addr, request->mem_addr_size,
1006b844655cSEtienne Carriere 			    I2C_RELOAD_MODE, I2C_GENERATE_START_WRITE);
1007b844655cSEtienne Carriere 
1008b844655cSEtienne Carriere 	if (i2c_wait_txis(hi2c, timeout_ref))
1009b844655cSEtienne Carriere 		return -1;
1010b844655cSEtienne Carriere 
1011b844655cSEtienne Carriere 	if (request->mem_addr_size == I2C_MEMADD_SIZE_8BIT) {
1012b844655cSEtienne Carriere 		/* Send memory address */
1013b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU);
1014b844655cSEtienne Carriere 	} else {
1015b844655cSEtienne Carriere 		/* Send MSB of memory address */
1016b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, (request->mem_addr & 0xFF00U) >> 8);
1017b844655cSEtienne Carriere 
1018b844655cSEtienne Carriere 		if (i2c_wait_txis(hi2c, timeout_ref))
1019b844655cSEtienne Carriere 			return -1;
1020b844655cSEtienne Carriere 
1021b844655cSEtienne Carriere 		/* Send LSB of memory address */
1022b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU);
1023b844655cSEtienne Carriere 	}
1024b844655cSEtienne Carriere 
1025b844655cSEtienne Carriere 	if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref))
1026b844655cSEtienne Carriere 		return -1;
1027b844655cSEtienne Carriere 
1028b844655cSEtienne Carriere 	return 0;
1029b844655cSEtienne Carriere }
1030b844655cSEtienne Carriere 
1031b844655cSEtienne Carriere /*
1032b844655cSEtienne Carriere  * Master sends target device address followed by internal memory
1033b844655cSEtienne Carriere  * address to prepare a memory read request.
1034b844655cSEtienne Carriere  * Function returns 0 on success or a negative value.
1035b844655cSEtienne Carriere  */
1036b844655cSEtienne Carriere static int i2c_request_mem_read(struct i2c_handle_s *hi2c,
1037b844655cSEtienne Carriere 				struct i2c_request *request,
1038b844655cSEtienne Carriere 				uint64_t timeout_ref)
1039b844655cSEtienne Carriere {
1040b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
1041b844655cSEtienne Carriere 
1042b844655cSEtienne Carriere 	i2c_transfer_config(hi2c, request->dev_addr, request->mem_addr_size,
1043b844655cSEtienne Carriere 			    I2C_SOFTEND_MODE, I2C_GENERATE_START_WRITE);
1044b844655cSEtienne Carriere 
1045b844655cSEtienne Carriere 	if (i2c_wait_txis(hi2c, timeout_ref))
1046b844655cSEtienne Carriere 		return -1;
1047b844655cSEtienne Carriere 
1048b844655cSEtienne Carriere 	if (request->mem_addr_size == I2C_MEMADD_SIZE_8BIT) {
1049b844655cSEtienne Carriere 		/* Send memory address */
1050b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU);
1051b844655cSEtienne Carriere 	} else {
1052b844655cSEtienne Carriere 		/* Send MSB of memory address */
1053b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, (request->mem_addr & 0xFF00U) >> 8);
1054b844655cSEtienne Carriere 
1055b844655cSEtienne Carriere 		if (i2c_wait_txis(hi2c, timeout_ref))
1056b844655cSEtienne Carriere 			return -1;
1057b844655cSEtienne Carriere 
1058b844655cSEtienne Carriere 		/* Send LSB of memory address */
1059b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU);
1060b844655cSEtienne Carriere 	}
1061b844655cSEtienne Carriere 
1062b844655cSEtienne Carriere 	if (wait_isr_event(hi2c, I2C_ISR_TC, 1, timeout_ref))
1063b844655cSEtienne Carriere 		return -1;
1064b844655cSEtienne Carriere 
1065b844655cSEtienne Carriere 	return 0;
1066b844655cSEtienne Carriere }
1067b844655cSEtienne Carriere 
1068b844655cSEtienne Carriere /*
1069b844655cSEtienne Carriere  * Write an amount of data in blocking mode
1070b844655cSEtienne Carriere  *
1071b844655cSEtienne Carriere  * @hi2c: Reference to struct i2c_handle_s
1072b844655cSEtienne Carriere  * @request: I2C request parameters
1073b844655cSEtienne Carriere  * @p_data: Pointer to data buffer
1074b844655cSEtienne Carriere  * @size: Amount of data to be sent
1075b844655cSEtienne Carriere  * Return 0 on success or a negative value
1076b844655cSEtienne Carriere  */
1077b844655cSEtienne Carriere static int i2c_write(struct i2c_handle_s *hi2c, struct i2c_request *request,
1078b844655cSEtienne Carriere 		     uint8_t *p_data, uint16_t size)
1079b844655cSEtienne Carriere {
1080b844655cSEtienne Carriere 	uint64_t timeout_ref = 0;
1081b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
1082b844655cSEtienne Carriere 	int rc = -1;
1083b844655cSEtienne Carriere 	uint8_t *p_buff = p_data;
1084b844655cSEtienne Carriere 	size_t xfer_size = 0;
1085b844655cSEtienne Carriere 	size_t xfer_count = size;
1086b844655cSEtienne Carriere 
1087b844655cSEtienne Carriere 	if (request->mode != I2C_MODE_MASTER && request->mode != I2C_MODE_MEM)
1088b844655cSEtienne Carriere 		return -1;
1089b844655cSEtienne Carriere 
1090b844655cSEtienne Carriere 	if (hi2c->i2c_state != I2C_STATE_READY)
1091b844655cSEtienne Carriere 		return -1;
1092b844655cSEtienne Carriere 
1093b844655cSEtienne Carriere 	if (!p_data || !size)
1094b844655cSEtienne Carriere 		return -1;
1095b844655cSEtienne Carriere 
1096929ec061SEtienne Carriere 	clk_enable(hi2c->clock);
1097b844655cSEtienne Carriere 
1098b844655cSEtienne Carriere 	timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_MS * 1000);
1099b844655cSEtienne Carriere 	if (wait_isr_event(hi2c, I2C_ISR_BUSY, 0, timeout_ref))
1100b844655cSEtienne Carriere 		goto bail;
1101b844655cSEtienne Carriere 
1102b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_BUSY_TX;
1103b844655cSEtienne Carriere 	hi2c->i2c_err = I2C_ERROR_NONE;
1104b844655cSEtienne Carriere 	timeout_ref = timeout_init_us(request->timeout_ms * 1000);
1105b844655cSEtienne Carriere 
1106b844655cSEtienne Carriere 	if (request->mode == I2C_MODE_MEM) {
1107b844655cSEtienne Carriere 		/* In memory mode, send slave address and memory address */
1108b844655cSEtienne Carriere 		if (i2c_request_mem_write(hi2c, request, timeout_ref))
1109b844655cSEtienne Carriere 			goto bail;
1110b844655cSEtienne Carriere 
1111b844655cSEtienne Carriere 		if (xfer_count > MAX_NBYTE_SIZE) {
1112b844655cSEtienne Carriere 			xfer_size = MAX_NBYTE_SIZE;
1113b844655cSEtienne Carriere 			i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1114b844655cSEtienne Carriere 					    I2C_RELOAD_MODE, I2C_NO_STARTSTOP);
1115b844655cSEtienne Carriere 		} else {
1116b844655cSEtienne Carriere 			xfer_size = xfer_count;
1117b844655cSEtienne Carriere 			i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1118b844655cSEtienne Carriere 					    I2C_AUTOEND_MODE, I2C_NO_STARTSTOP);
1119b844655cSEtienne Carriere 		}
1120b844655cSEtienne Carriere 	} else {
1121b844655cSEtienne Carriere 		/* In master mode, send slave address */
1122b844655cSEtienne Carriere 		if (xfer_count > MAX_NBYTE_SIZE) {
1123b844655cSEtienne Carriere 			xfer_size = MAX_NBYTE_SIZE;
1124b844655cSEtienne Carriere 			i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1125b844655cSEtienne Carriere 					    I2C_RELOAD_MODE,
1126b844655cSEtienne Carriere 					    I2C_GENERATE_START_WRITE);
1127b844655cSEtienne Carriere 		} else {
1128b844655cSEtienne Carriere 			xfer_size = xfer_count;
1129b844655cSEtienne Carriere 			i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1130b844655cSEtienne Carriere 					    I2C_AUTOEND_MODE,
1131b844655cSEtienne Carriere 					    I2C_GENERATE_START_WRITE);
1132b844655cSEtienne Carriere 		}
1133b844655cSEtienne Carriere 	}
1134b844655cSEtienne Carriere 
1135b844655cSEtienne Carriere 	do {
1136b844655cSEtienne Carriere 		if (i2c_wait_txis(hi2c, timeout_ref))
1137b844655cSEtienne Carriere 			goto bail;
1138b844655cSEtienne Carriere 
1139b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, *p_buff);
1140b844655cSEtienne Carriere 		p_buff++;
1141b844655cSEtienne Carriere 		xfer_count--;
1142b844655cSEtienne Carriere 		xfer_size--;
1143b844655cSEtienne Carriere 
1144b844655cSEtienne Carriere 		if (xfer_count && !xfer_size) {
1145b844655cSEtienne Carriere 			/* Wait until TCR flag is set */
1146b844655cSEtienne Carriere 			if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref))
1147b844655cSEtienne Carriere 				goto bail;
1148b844655cSEtienne Carriere 
1149b844655cSEtienne Carriere 			if (xfer_count > MAX_NBYTE_SIZE) {
1150b844655cSEtienne Carriere 				xfer_size = MAX_NBYTE_SIZE;
1151b844655cSEtienne Carriere 				i2c_transfer_config(hi2c, request->dev_addr,
1152b844655cSEtienne Carriere 						    xfer_size,
1153b844655cSEtienne Carriere 						    I2C_RELOAD_MODE,
1154b844655cSEtienne Carriere 						    I2C_NO_STARTSTOP);
1155b844655cSEtienne Carriere 			} else {
1156b844655cSEtienne Carriere 				xfer_size = xfer_count;
1157b844655cSEtienne Carriere 				i2c_transfer_config(hi2c, request->dev_addr,
1158b844655cSEtienne Carriere 						    xfer_size,
1159b844655cSEtienne Carriere 						    I2C_AUTOEND_MODE,
1160b844655cSEtienne Carriere 						    I2C_NO_STARTSTOP);
1161b844655cSEtienne Carriere 			}
1162b844655cSEtienne Carriere 		}
1163b844655cSEtienne Carriere 
1164b844655cSEtienne Carriere 	} while (xfer_count > 0U);
1165b844655cSEtienne Carriere 
1166b844655cSEtienne Carriere 	/*
1167b844655cSEtienne Carriere 	 * No need to Check TC flag, with AUTOEND mode the stop
1168b844655cSEtienne Carriere 	 * is automatically generated.
1169b844655cSEtienne Carriere 	 * Wait until STOPF flag is reset.
1170b844655cSEtienne Carriere 	 */
1171b844655cSEtienne Carriere 	if (i2c_wait_stop(hi2c, timeout_ref))
1172b844655cSEtienne Carriere 		goto bail;
1173b844655cSEtienne Carriere 
1174b844655cSEtienne Carriere 	io_write32(base + I2C_ICR, I2C_ISR_STOPF);
1175b844655cSEtienne Carriere 
1176b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR2, CR2_RESET_MASK);
1177b844655cSEtienne Carriere 
1178b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
1179b844655cSEtienne Carriere 
1180b844655cSEtienne Carriere 	rc = 0;
1181b844655cSEtienne Carriere 
1182b844655cSEtienne Carriere bail:
1183929ec061SEtienne Carriere 	clk_disable(hi2c->clock);
1184b844655cSEtienne Carriere 
1185b844655cSEtienne Carriere 	return rc;
1186b844655cSEtienne Carriere }
1187b844655cSEtienne Carriere 
1188b844655cSEtienne Carriere int stm32_i2c_mem_write(struct i2c_handle_s *hi2c, uint32_t dev_addr,
1189b844655cSEtienne Carriere 			uint32_t mem_addr, uint32_t mem_addr_size,
1190b844655cSEtienne Carriere 			uint8_t *p_data, size_t size, unsigned int timeout_ms)
1191b844655cSEtienne Carriere {
1192b844655cSEtienne Carriere 	struct i2c_request request = {
1193b844655cSEtienne Carriere 		.dev_addr = dev_addr,
1194b844655cSEtienne Carriere 		.mode = I2C_MODE_MEM,
1195b844655cSEtienne Carriere 		.mem_addr = mem_addr,
1196b844655cSEtienne Carriere 		.mem_addr_size = mem_addr_size,
1197b844655cSEtienne Carriere 		.timeout_ms = timeout_ms,
1198b844655cSEtienne Carriere 	};
1199b844655cSEtienne Carriere 
1200b844655cSEtienne Carriere 	return i2c_write(hi2c, &request, p_data, size);
1201b844655cSEtienne Carriere }
1202b844655cSEtienne Carriere 
1203b844655cSEtienne Carriere int stm32_i2c_master_transmit(struct i2c_handle_s *hi2c, uint32_t dev_addr,
1204b844655cSEtienne Carriere 			      uint8_t *p_data, size_t size,
1205b844655cSEtienne Carriere 			      unsigned int timeout_ms)
1206b844655cSEtienne Carriere {
1207b844655cSEtienne Carriere 	struct i2c_request request = {
1208b844655cSEtienne Carriere 		.dev_addr = dev_addr,
1209b844655cSEtienne Carriere 		.mode = I2C_MODE_MASTER,
1210b844655cSEtienne Carriere 		.timeout_ms = timeout_ms,
1211b844655cSEtienne Carriere 	};
1212b844655cSEtienne Carriere 
1213b844655cSEtienne Carriere 	return i2c_write(hi2c, &request, p_data, size);
1214b844655cSEtienne Carriere }
1215b844655cSEtienne Carriere 
1216834ce4c6SEtienne Carriere int stm32_i2c_read_write_membyte(struct i2c_handle_s *hi2c, uint16_t dev_addr,
1217834ce4c6SEtienne Carriere 				 unsigned int mem_addr, uint8_t *p_data,
1218834ce4c6SEtienne Carriere 				 bool write)
1219834ce4c6SEtienne Carriere {
1220834ce4c6SEtienne Carriere 	uint64_t timeout_ref = 0;
1221834ce4c6SEtienne Carriere 	uintptr_t base = get_base(hi2c);
1222834ce4c6SEtienne Carriere 	int rc = -1;
1223834ce4c6SEtienne Carriere 	uint8_t *p_buff = p_data;
1224834ce4c6SEtienne Carriere 	uint32_t event_mask = 0;
1225834ce4c6SEtienne Carriere 
1226834ce4c6SEtienne Carriere 	if (hi2c->i2c_state != I2C_STATE_READY || !p_data)
1227834ce4c6SEtienne Carriere 		return -1;
1228834ce4c6SEtienne Carriere 
1229929ec061SEtienne Carriere 	clk_enable(hi2c->clock);
1230834ce4c6SEtienne Carriere 
1231834ce4c6SEtienne Carriere 	timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US);
1232834ce4c6SEtienne Carriere 	if (wait_isr_event(hi2c, I2C_ISR_BUSY, 0, timeout_ref))
1233834ce4c6SEtienne Carriere 		goto bail;
1234834ce4c6SEtienne Carriere 
1235834ce4c6SEtienne Carriere 	hi2c->i2c_state = write ? I2C_STATE_BUSY_TX : I2C_STATE_BUSY_RX;
1236834ce4c6SEtienne Carriere 	hi2c->i2c_err = I2C_ERROR_NONE;
1237834ce4c6SEtienne Carriere 
1238834ce4c6SEtienne Carriere 	i2c_transfer_config(hi2c, dev_addr, I2C_MEMADD_SIZE_8BIT,
1239834ce4c6SEtienne Carriere 			    write ? I2C_RELOAD_MODE : I2C_SOFTEND_MODE,
1240834ce4c6SEtienne Carriere 			    I2C_GENERATE_START_WRITE);
1241834ce4c6SEtienne Carriere 
1242834ce4c6SEtienne Carriere 	timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US);
1243834ce4c6SEtienne Carriere 	if (i2c_wait_txis(hi2c, timeout_ref))
1244834ce4c6SEtienne Carriere 		goto bail;
1245834ce4c6SEtienne Carriere 
1246834ce4c6SEtienne Carriere 	io_write8(base + I2C_TXDR, mem_addr);
1247834ce4c6SEtienne Carriere 
1248834ce4c6SEtienne Carriere 	if (write)
1249834ce4c6SEtienne Carriere 		event_mask = I2C_ISR_TCR;
1250834ce4c6SEtienne Carriere 	else
1251834ce4c6SEtienne Carriere 		event_mask = I2C_ISR_TC;
1252834ce4c6SEtienne Carriere 
1253834ce4c6SEtienne Carriere 	timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US);
1254834ce4c6SEtienne Carriere 	if (wait_isr_event(hi2c, event_mask, 1, timeout_ref))
1255834ce4c6SEtienne Carriere 		goto bail;
1256834ce4c6SEtienne Carriere 
1257834ce4c6SEtienne Carriere 	i2c_transfer_config(hi2c, dev_addr, I2C_MEMADD_SIZE_8BIT,
1258834ce4c6SEtienne Carriere 			    I2C_AUTOEND_MODE,
1259834ce4c6SEtienne Carriere 			    write ? I2C_NO_STARTSTOP : I2C_GENERATE_START_READ);
1260834ce4c6SEtienne Carriere 
1261834ce4c6SEtienne Carriere 	timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US);
1262834ce4c6SEtienne Carriere 	if (write) {
1263834ce4c6SEtienne Carriere 		if (i2c_wait_txis(hi2c, timeout_ref))
1264834ce4c6SEtienne Carriere 			goto bail;
1265834ce4c6SEtienne Carriere 
1266834ce4c6SEtienne Carriere 		io_write8(base + I2C_TXDR, *p_buff);
1267834ce4c6SEtienne Carriere 	} else {
1268834ce4c6SEtienne Carriere 		if (wait_isr_event(hi2c, I2C_ISR_RXNE, 1, timeout_ref))
1269834ce4c6SEtienne Carriere 			goto bail;
1270834ce4c6SEtienne Carriere 
1271834ce4c6SEtienne Carriere 		*p_buff = io_read8(base + I2C_RXDR);
1272834ce4c6SEtienne Carriere 	}
1273834ce4c6SEtienne Carriere 
1274834ce4c6SEtienne Carriere 	timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US);
1275834ce4c6SEtienne Carriere 	if (i2c_wait_stop(hi2c, timeout_ref))
1276834ce4c6SEtienne Carriere 		goto bail;
1277834ce4c6SEtienne Carriere 
1278834ce4c6SEtienne Carriere 	io_write32(base + I2C_ICR, I2C_ISR_STOPF);
1279834ce4c6SEtienne Carriere 	io_clrbits32(base + I2C_CR2, CR2_RESET_MASK);
1280834ce4c6SEtienne Carriere 
1281834ce4c6SEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
1282834ce4c6SEtienne Carriere 
1283834ce4c6SEtienne Carriere 	rc = 0;
1284834ce4c6SEtienne Carriere 
1285834ce4c6SEtienne Carriere bail:
1286929ec061SEtienne Carriere 	clk_disable(hi2c->clock);
1287834ce4c6SEtienne Carriere 
1288834ce4c6SEtienne Carriere 	return rc;
1289834ce4c6SEtienne Carriere }
1290834ce4c6SEtienne Carriere 
1291b844655cSEtienne Carriere /*
1292b844655cSEtienne Carriere  * Read an amount of data in blocking mode
1293b844655cSEtienne Carriere  *
1294b844655cSEtienne Carriere  * @hi2c: Reference to struct i2c_handle_s
1295b844655cSEtienne Carriere  * @request: I2C request parameters
1296b844655cSEtienne Carriere  * @p_data: Pointer to data buffer
1297b844655cSEtienne Carriere  * @size: Amount of data to be sent
1298b844655cSEtienne Carriere  * Return 0 on success or a negative value
1299b844655cSEtienne Carriere  */
1300b844655cSEtienne Carriere static int i2c_read(struct i2c_handle_s *hi2c, struct i2c_request *request,
1301b844655cSEtienne Carriere 		    uint8_t *p_data, uint32_t size)
1302b844655cSEtienne Carriere {
1303b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
1304b844655cSEtienne Carriere 	uint64_t timeout_ref = 0;
1305b844655cSEtienne Carriere 	int rc = -1;
1306b844655cSEtienne Carriere 	uint8_t *p_buff = p_data;
1307b844655cSEtienne Carriere 	size_t xfer_count = size;
1308b844655cSEtienne Carriere 	size_t xfer_size = 0;
1309b844655cSEtienne Carriere 
1310b844655cSEtienne Carriere 	if (request->mode != I2C_MODE_MASTER && request->mode != I2C_MODE_MEM)
1311b844655cSEtienne Carriere 		return -1;
1312b844655cSEtienne Carriere 
1313b844655cSEtienne Carriere 	if (hi2c->i2c_state != I2C_STATE_READY)
1314b844655cSEtienne Carriere 		return -1;
1315b844655cSEtienne Carriere 
1316b844655cSEtienne Carriere 	if (!p_data || !size)
1317b844655cSEtienne Carriere 		return -1;
1318b844655cSEtienne Carriere 
1319929ec061SEtienne Carriere 	clk_enable(hi2c->clock);
1320b844655cSEtienne Carriere 
1321b844655cSEtienne Carriere 	timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_MS * 1000);
1322b844655cSEtienne Carriere 	if (wait_isr_event(hi2c, I2C_ISR_BUSY, 0, timeout_ref))
1323b844655cSEtienne Carriere 		goto bail;
1324b844655cSEtienne Carriere 
1325b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_BUSY_RX;
1326b844655cSEtienne Carriere 	hi2c->i2c_err = I2C_ERROR_NONE;
1327b844655cSEtienne Carriere 	timeout_ref = timeout_init_us(request->timeout_ms * 1000);
1328b844655cSEtienne Carriere 
1329b844655cSEtienne Carriere 	if (request->mode == I2C_MODE_MEM) {
1330b844655cSEtienne Carriere 		/* Send memory address */
1331b844655cSEtienne Carriere 		if (i2c_request_mem_read(hi2c, request, timeout_ref))
1332b844655cSEtienne Carriere 			goto bail;
1333b844655cSEtienne Carriere 	}
1334b844655cSEtienne Carriere 
1335b844655cSEtienne Carriere 	/*
1336b844655cSEtienne Carriere 	 * Send slave address.
1337b844655cSEtienne Carriere 	 * Set NBYTES to write and reload if xfer_count > MAX_NBYTE_SIZE
1338b844655cSEtienne Carriere 	 * and generate RESTART.
1339b844655cSEtienne Carriere 	 */
1340b844655cSEtienne Carriere 	if (xfer_count > MAX_NBYTE_SIZE) {
1341b844655cSEtienne Carriere 		xfer_size = MAX_NBYTE_SIZE;
1342b844655cSEtienne Carriere 		i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1343b844655cSEtienne Carriere 				    I2C_RELOAD_MODE, I2C_GENERATE_START_READ);
1344b844655cSEtienne Carriere 	} else {
1345b844655cSEtienne Carriere 		xfer_size = xfer_count;
1346b844655cSEtienne Carriere 		i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1347b844655cSEtienne Carriere 				    I2C_AUTOEND_MODE, I2C_GENERATE_START_READ);
1348b844655cSEtienne Carriere 	}
1349b844655cSEtienne Carriere 
1350b844655cSEtienne Carriere 	do {
135198fca444SJorge Ramirez-Ortiz 		if (wait_isr_event(hi2c, I2C_ISR_RXNE, 1,
135298fca444SJorge Ramirez-Ortiz 				   timeout_init_us(I2C_TIMEOUT_RXNE_MS * 1000)))
1353b844655cSEtienne Carriere 			goto bail;
1354b844655cSEtienne Carriere 
1355b844655cSEtienne Carriere 		*p_buff = io_read8(base + I2C_RXDR);
1356b844655cSEtienne Carriere 		p_buff++;
1357b844655cSEtienne Carriere 		xfer_size--;
1358b844655cSEtienne Carriere 		xfer_count--;
1359b844655cSEtienne Carriere 
1360b844655cSEtienne Carriere 		if (xfer_count && !xfer_size) {
1361b844655cSEtienne Carriere 			if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref))
1362b844655cSEtienne Carriere 				goto bail;
1363b844655cSEtienne Carriere 
1364b844655cSEtienne Carriere 			if (xfer_count > MAX_NBYTE_SIZE) {
1365b844655cSEtienne Carriere 				xfer_size = MAX_NBYTE_SIZE;
1366b844655cSEtienne Carriere 				i2c_transfer_config(hi2c, request->dev_addr,
1367b844655cSEtienne Carriere 						    xfer_size,
1368b844655cSEtienne Carriere 						    I2C_RELOAD_MODE,
1369b844655cSEtienne Carriere 						    I2C_NO_STARTSTOP);
1370b844655cSEtienne Carriere 			} else {
1371b844655cSEtienne Carriere 				xfer_size = xfer_count;
1372b844655cSEtienne Carriere 				i2c_transfer_config(hi2c, request->dev_addr,
1373b844655cSEtienne Carriere 						    xfer_size,
1374b844655cSEtienne Carriere 						    I2C_AUTOEND_MODE,
1375b844655cSEtienne Carriere 						    I2C_NO_STARTSTOP);
1376b844655cSEtienne Carriere 			}
1377b844655cSEtienne Carriere 		}
1378b844655cSEtienne Carriere 	} while (xfer_count > 0U);
1379b844655cSEtienne Carriere 
1380b844655cSEtienne Carriere 	/*
1381b844655cSEtienne Carriere 	 * No need to Check TC flag, with AUTOEND mode the stop
1382b844655cSEtienne Carriere 	 * is automatically generated.
1383b844655cSEtienne Carriere 	 * Wait until STOPF flag is reset.
1384b844655cSEtienne Carriere 	 */
1385b844655cSEtienne Carriere 	if (i2c_wait_stop(hi2c, timeout_ref))
1386b844655cSEtienne Carriere 		goto bail;
1387b844655cSEtienne Carriere 
1388646c0a2bSJorge Ramirez-Ortiz 	/* Clear the NACK generated at the end of the transfer */
1389646c0a2bSJorge Ramirez-Ortiz 	if ((io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_NACKF))
1390646c0a2bSJorge Ramirez-Ortiz 		io_write32(get_base(hi2c) + I2C_ICR, I2C_ICR_NACKCF);
1391646c0a2bSJorge Ramirez-Ortiz 
1392b844655cSEtienne Carriere 	io_write32(base + I2C_ICR, I2C_ISR_STOPF);
1393b844655cSEtienne Carriere 
1394b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR2, CR2_RESET_MASK);
1395b844655cSEtienne Carriere 
1396b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
1397b844655cSEtienne Carriere 
1398b844655cSEtienne Carriere 	rc = 0;
1399b844655cSEtienne Carriere 
1400b844655cSEtienne Carriere bail:
1401929ec061SEtienne Carriere 	clk_disable(hi2c->clock);
1402b844655cSEtienne Carriere 
1403b844655cSEtienne Carriere 	return rc;
1404b844655cSEtienne Carriere }
1405b844655cSEtienne Carriere 
1406b844655cSEtienne Carriere int stm32_i2c_mem_read(struct i2c_handle_s *hi2c, uint32_t dev_addr,
1407b844655cSEtienne Carriere 		       uint32_t mem_addr, uint32_t mem_addr_size,
1408b844655cSEtienne Carriere 		       uint8_t *p_data, size_t size, unsigned int timeout_ms)
1409b844655cSEtienne Carriere {
1410b844655cSEtienne Carriere 	struct i2c_request request = {
1411b844655cSEtienne Carriere 		.dev_addr = dev_addr,
1412b844655cSEtienne Carriere 		.mode = I2C_MODE_MEM,
1413b844655cSEtienne Carriere 		.mem_addr = mem_addr,
1414b844655cSEtienne Carriere 		.mem_addr_size = mem_addr_size,
1415b844655cSEtienne Carriere 		.timeout_ms = timeout_ms,
1416b844655cSEtienne Carriere 	};
1417b844655cSEtienne Carriere 
1418b844655cSEtienne Carriere 	return i2c_read(hi2c, &request, p_data, size);
1419b844655cSEtienne Carriere }
1420b844655cSEtienne Carriere 
1421b844655cSEtienne Carriere int stm32_i2c_master_receive(struct i2c_handle_s *hi2c, uint32_t dev_addr,
1422b844655cSEtienne Carriere 			     uint8_t *p_data, size_t size,
1423b844655cSEtienne Carriere 			     unsigned int timeout_ms)
1424b844655cSEtienne Carriere {
1425b844655cSEtienne Carriere 	struct i2c_request request = {
1426b844655cSEtienne Carriere 		.dev_addr = dev_addr,
1427b844655cSEtienne Carriere 		.mode = I2C_MODE_MASTER,
1428b844655cSEtienne Carriere 		.timeout_ms = timeout_ms,
1429b844655cSEtienne Carriere 	};
1430b844655cSEtienne Carriere 
1431b844655cSEtienne Carriere 	return i2c_read(hi2c, &request, p_data, size);
1432b844655cSEtienne Carriere }
1433b844655cSEtienne Carriere 
1434b844655cSEtienne Carriere bool stm32_i2c_is_device_ready(struct i2c_handle_s *hi2c, uint32_t dev_addr,
1435b844655cSEtienne Carriere 			       unsigned int trials, unsigned int timeout_ms)
1436b844655cSEtienne Carriere {
1437b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
1438b844655cSEtienne Carriere 	unsigned int i2c_trials = 0U;
1439b844655cSEtienne Carriere 	bool rc = false;
1440b844655cSEtienne Carriere 
1441b844655cSEtienne Carriere 	if (hi2c->i2c_state != I2C_STATE_READY)
1442b844655cSEtienne Carriere 		return rc;
1443b844655cSEtienne Carriere 
1444929ec061SEtienne Carriere 	clk_enable(hi2c->clock);
1445b844655cSEtienne Carriere 
1446b844655cSEtienne Carriere 	if (io_read32(base + I2C_ISR) & I2C_ISR_BUSY)
1447b844655cSEtienne Carriere 		goto bail;
1448b844655cSEtienne Carriere 
1449b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_BUSY;
1450b844655cSEtienne Carriere 	hi2c->i2c_err = I2C_ERROR_NONE;
1451b844655cSEtienne Carriere 
1452b844655cSEtienne Carriere 	do {
1453b844655cSEtienne Carriere 		uint64_t timeout_ref = 0;
1454b844655cSEtienne Carriere 		vaddr_t isr = base + I2C_ISR;
1455b844655cSEtienne Carriere 
1456b844655cSEtienne Carriere 		/* Generate Start */
1457b844655cSEtienne Carriere 		if ((io_read32(base + I2C_OAR1) & I2C_OAR1_OA1MODE) == 0)
1458b844655cSEtienne Carriere 			io_write32(base + I2C_CR2,
1459b844655cSEtienne Carriere 				   ((dev_addr & I2C_CR2_SADD) |
1460b844655cSEtienne Carriere 				    I2C_CR2_START | I2C_CR2_AUTOEND) &
1461b844655cSEtienne Carriere 				   ~I2C_CR2_RD_WRN);
1462b844655cSEtienne Carriere 		else
1463b844655cSEtienne Carriere 			io_write32(base + I2C_CR2,
1464b844655cSEtienne Carriere 				   ((dev_addr & I2C_CR2_SADD) |
1465b844655cSEtienne Carriere 				    I2C_CR2_START | I2C_CR2_ADD10) &
1466b844655cSEtienne Carriere 				   ~I2C_CR2_RD_WRN);
1467b844655cSEtienne Carriere 
1468b844655cSEtienne Carriere 		/*
1469b844655cSEtienne Carriere 		 * No need to Check TC flag, with AUTOEND mode the stop
1470b844655cSEtienne Carriere 		 * is automatically generated.
1471b844655cSEtienne Carriere 		 * Wait until STOPF flag is set or a NACK flag is set.
1472b844655cSEtienne Carriere 		 */
1473b844655cSEtienne Carriere 		timeout_ref = timeout_init_us(timeout_ms * 1000);
1474b844655cSEtienne Carriere 		while (!timeout_elapsed(timeout_ref))
1475b844655cSEtienne Carriere 			if (io_read32(isr) & (I2C_ISR_STOPF | I2C_ISR_NACKF))
1476b844655cSEtienne Carriere 				break;
1477b844655cSEtienne Carriere 
1478b844655cSEtienne Carriere 		if ((io_read32(isr) & (I2C_ISR_STOPF | I2C_ISR_NACKF)) == 0) {
1479b844655cSEtienne Carriere 			notif_i2c_timeout(hi2c);
1480b844655cSEtienne Carriere 			goto bail;
1481b844655cSEtienne Carriere 		}
1482b844655cSEtienne Carriere 
1483b844655cSEtienne Carriere 		if ((io_read32(base + I2C_ISR) & I2C_ISR_NACKF) == 0U) {
1484b844655cSEtienne Carriere 			if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref))
1485b844655cSEtienne Carriere 				goto bail;
1486b844655cSEtienne Carriere 
1487b844655cSEtienne Carriere 			io_write32(base + I2C_ICR, I2C_ISR_STOPF);
1488b844655cSEtienne Carriere 
1489b844655cSEtienne Carriere 			hi2c->i2c_state = I2C_STATE_READY;
1490b844655cSEtienne Carriere 
1491b844655cSEtienne Carriere 			rc = true;
1492b844655cSEtienne Carriere 			goto bail;
1493b844655cSEtienne Carriere 		}
1494b844655cSEtienne Carriere 
1495b844655cSEtienne Carriere 		if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref))
1496b844655cSEtienne Carriere 			goto bail;
1497b844655cSEtienne Carriere 
1498b844655cSEtienne Carriere 		io_write32(base + I2C_ICR, I2C_ISR_NACKF);
1499b844655cSEtienne Carriere 		io_write32(base + I2C_ICR, I2C_ISR_STOPF);
1500b844655cSEtienne Carriere 
1501b844655cSEtienne Carriere 		if (i2c_trials == trials) {
1502b844655cSEtienne Carriere 			io_setbits32(base + I2C_CR2, I2C_CR2_STOP);
1503b844655cSEtienne Carriere 
1504b844655cSEtienne Carriere 			if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref))
1505b844655cSEtienne Carriere 				goto bail;
1506b844655cSEtienne Carriere 
1507b844655cSEtienne Carriere 			io_write32(base + I2C_ICR, I2C_ISR_STOPF);
1508b844655cSEtienne Carriere 		}
1509b844655cSEtienne Carriere 
1510b844655cSEtienne Carriere 		i2c_trials++;
1511b844655cSEtienne Carriere 	} while (i2c_trials < trials);
1512b844655cSEtienne Carriere 
1513b844655cSEtienne Carriere 	notif_i2c_timeout(hi2c);
1514b844655cSEtienne Carriere 
1515b844655cSEtienne Carriere bail:
1516929ec061SEtienne Carriere 	clk_disable(hi2c->clock);
1517b844655cSEtienne Carriere 
1518b844655cSEtienne Carriere 	return rc;
1519b844655cSEtienne Carriere }
1520b844655cSEtienne Carriere 
1521b844655cSEtienne Carriere void stm32_i2c_resume(struct i2c_handle_s *hi2c)
1522b844655cSEtienne Carriere {
1523b844655cSEtienne Carriere 	if (hi2c->i2c_state == I2C_STATE_READY)
1524b844655cSEtienne Carriere 		return;
1525b844655cSEtienne Carriere 
1526b844655cSEtienne Carriere 	if ((hi2c->i2c_state != I2C_STATE_RESET) &&
1527b844655cSEtienne Carriere 	    (hi2c->i2c_state != I2C_STATE_SUSPENDED))
1528b844655cSEtienne Carriere 		panic();
1529b844655cSEtienne Carriere 
1530c75303f7SEtienne Carriere 	stm32_pinctrl_load_active_cfg(hi2c->pinctrl, hi2c->pinctrl_count);
1531c75303f7SEtienne Carriere 
1532b844655cSEtienne Carriere 	if (hi2c->i2c_state == I2C_STATE_RESET) {
1533c75303f7SEtienne Carriere 		/* There is no valid I2C configuration to be loaded yet */
1534b844655cSEtienne Carriere 		return;
1535b844655cSEtienne Carriere 	}
1536b844655cSEtienne Carriere 
1537b844655cSEtienne Carriere 	restore_cfg(hi2c, &hi2c->sec_cfg);
1538b844655cSEtienne Carriere 
15391c81e5f9SGatien Chevallier 	if (IS_ENABLED(CFG_STM32MP13))
15401c81e5f9SGatien Chevallier 		stm32_gpio_set_secure_cfg(hi2c->pinctrl->bank,
15411c81e5f9SGatien Chevallier 					  hi2c->pinctrl->pin, true);
15421c81e5f9SGatien Chevallier 
1543b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
1544b844655cSEtienne Carriere }
1545b844655cSEtienne Carriere 
1546b844655cSEtienne Carriere void stm32_i2c_suspend(struct i2c_handle_s *hi2c)
1547b844655cSEtienne Carriere {
1548b844655cSEtienne Carriere 	if (hi2c->i2c_state == I2C_STATE_SUSPENDED)
1549b844655cSEtienne Carriere 		return;
1550b844655cSEtienne Carriere 
1551b844655cSEtienne Carriere 	if (hi2c->i2c_state != I2C_STATE_READY)
1552b844655cSEtienne Carriere 		panic();
1553b844655cSEtienne Carriere 
1554b844655cSEtienne Carriere 	save_cfg(hi2c, &hi2c->sec_cfg);
1555c75303f7SEtienne Carriere 	stm32_pinctrl_load_standby_cfg(hi2c->pinctrl, hi2c->pinctrl_count);
1556b844655cSEtienne Carriere 
1557b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_SUSPENDED;
1558b844655cSEtienne Carriere }
1559