1b844655cSEtienne Carriere // SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause) 2b844655cSEtienne Carriere /* 3b844655cSEtienne Carriere * Copyright (c) 2017-2019, STMicroelectronics 4b844655cSEtienne Carriere * 5b844655cSEtienne Carriere * The driver API is defined in header file stm32_i2c.h. 6b844655cSEtienne Carriere * 7b844655cSEtienne Carriere * I2C bus driver does not register to the PM framework. It is the 8b844655cSEtienne Carriere * responsibility of the bus owner to call the related STM32 I2C driver 9b844655cSEtienne Carriere * API functions when bus suspends or resumes. 10b844655cSEtienne Carriere */ 11b844655cSEtienne Carriere 12b844655cSEtienne Carriere #include <arm.h> 13b844655cSEtienne Carriere #include <drivers/stm32_i2c.h> 14b844655cSEtienne Carriere #include <io.h> 15b844655cSEtienne Carriere #include <kernel/delay.h> 16b844655cSEtienne Carriere #include <kernel/dt.h> 17b844655cSEtienne Carriere #include <kernel/generic_boot.h> 18b844655cSEtienne Carriere #include <kernel/panic.h> 19b844655cSEtienne Carriere #include <libfdt.h> 20b844655cSEtienne Carriere #include <stdbool.h> 21b844655cSEtienne Carriere #include <stdlib.h> 22b844655cSEtienne Carriere #include <stm32_util.h> 23b844655cSEtienne Carriere #include <trace.h> 24b844655cSEtienne Carriere 25b844655cSEtienne Carriere /* STM32 I2C registers offsets */ 26b844655cSEtienne Carriere #define I2C_CR1 0x00U 27b844655cSEtienne Carriere #define I2C_CR2 0x04U 28b844655cSEtienne Carriere #define I2C_OAR1 0x08U 29b844655cSEtienne Carriere #define I2C_OAR2 0x0CU 30b844655cSEtienne Carriere #define I2C_TIMINGR 0x10U 31b844655cSEtienne Carriere #define I2C_TIMEOUTR 0x14U 32b844655cSEtienne Carriere #define I2C_ISR 0x18U 33b844655cSEtienne Carriere #define I2C_ICR 0x1CU 34b844655cSEtienne Carriere #define I2C_PECR 0x20U 35b844655cSEtienne Carriere #define I2C_RXDR 0x24U 36b844655cSEtienne Carriere #define I2C_TXDR 0x28U 37b844655cSEtienne Carriere 38b844655cSEtienne Carriere /* Bit definition for I2C_CR1 register */ 39b844655cSEtienne Carriere #define I2C_CR1_PE BIT(0) 40b844655cSEtienne Carriere #define I2C_CR1_TXIE BIT(1) 41b844655cSEtienne Carriere #define I2C_CR1_RXIE BIT(2) 42b844655cSEtienne Carriere #define I2C_CR1_ADDRIE BIT(3) 43b844655cSEtienne Carriere #define I2C_CR1_NACKIE BIT(4) 44b844655cSEtienne Carriere #define I2C_CR1_STOPIE BIT(5) 45b844655cSEtienne Carriere #define I2C_CR1_TCIE BIT(6) 46b844655cSEtienne Carriere #define I2C_CR1_ERRIE BIT(7) 47b844655cSEtienne Carriere #define I2C_CR1_DNF GENMASK_32(11, 8) 48b844655cSEtienne Carriere #define I2C_CR1_ANFOFF BIT(12) 49b844655cSEtienne Carriere #define I2C_CR1_SWRST BIT(13) 50b844655cSEtienne Carriere #define I2C_CR1_TXDMAEN BIT(14) 51b844655cSEtienne Carriere #define I2C_CR1_RXDMAEN BIT(15) 52b844655cSEtienne Carriere #define I2C_CR1_SBC BIT(16) 53b844655cSEtienne Carriere #define I2C_CR1_NOSTRETCH BIT(17) 54b844655cSEtienne Carriere #define I2C_CR1_WUPEN BIT(18) 55b844655cSEtienne Carriere #define I2C_CR1_GCEN BIT(19) 56b844655cSEtienne Carriere #define I2C_CR1_SMBHEN BIT(22) 57b844655cSEtienne Carriere #define I2C_CR1_SMBDEN BIT(21) 58b844655cSEtienne Carriere #define I2C_CR1_ALERTEN BIT(22) 59b844655cSEtienne Carriere #define I2C_CR1_PECEN BIT(23) 60b844655cSEtienne Carriere 61b844655cSEtienne Carriere /* Bit definition for I2C_CR2 register */ 62b844655cSEtienne Carriere #define I2C_CR2_SADD GENMASK_32(9, 0) 63b844655cSEtienne Carriere #define I2C_CR2_RD_WRN BIT(10) 64b844655cSEtienne Carriere #define I2C_CR2_RD_WRN_OFFSET 10U 65b844655cSEtienne Carriere #define I2C_CR2_ADD10 BIT(11) 66b844655cSEtienne Carriere #define I2C_CR2_HEAD10R BIT(12) 67b844655cSEtienne Carriere #define I2C_CR2_START BIT(13) 68b844655cSEtienne Carriere #define I2C_CR2_STOP BIT(14) 69b844655cSEtienne Carriere #define I2C_CR2_NACK BIT(15) 70b844655cSEtienne Carriere #define I2C_CR2_NBYTES GENMASK_32(23, 16) 71b844655cSEtienne Carriere #define I2C_CR2_NBYTES_OFFSET 16U 72b844655cSEtienne Carriere #define I2C_CR2_RELOAD BIT(24) 73b844655cSEtienne Carriere #define I2C_CR2_AUTOEND BIT(25) 74b844655cSEtienne Carriere #define I2C_CR2_PECBYTE BIT(26) 75b844655cSEtienne Carriere 76b844655cSEtienne Carriere /* Bit definition for I2C_OAR1 register */ 77b844655cSEtienne Carriere #define I2C_OAR1_OA1 GENMASK_32(9, 0) 78b844655cSEtienne Carriere #define I2C_OAR1_OA1MODE BIT(10) 79b844655cSEtienne Carriere #define I2C_OAR1_OA1EN BIT(15) 80b844655cSEtienne Carriere 81b844655cSEtienne Carriere /* Bit definition for I2C_OAR2 register */ 82b844655cSEtienne Carriere #define I2C_OAR2_OA2 GENMASK_32(7, 1) 83b844655cSEtienne Carriere #define I2C_OAR2_OA2MSK GENMASK_32(10, 8) 84b844655cSEtienne Carriere #define I2C_OAR2_OA2NOMASK 0 85b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK01 BIT(8) 86b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK02 BIT(9) 87b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK03 GENMASK_32(9, 8) 88b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK04 BIT(10) 89b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK05 (BIT(8) | BIT(10)) 90b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK06 (BIT(9) | BIT(10)) 91b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK07 GENMASK_32(10, 8) 92b844655cSEtienne Carriere #define I2C_OAR2_OA2EN BIT(15) 93b844655cSEtienne Carriere 94b844655cSEtienne Carriere /* Bit definition for I2C_TIMINGR register */ 95b844655cSEtienne Carriere #define I2C_TIMINGR_SCLL GENMASK_32(7, 0) 96b844655cSEtienne Carriere #define I2C_TIMINGR_SCLH GENMASK_32(15, 8) 97b844655cSEtienne Carriere #define I2C_TIMINGR_SDADEL GENMASK_32(19, 16) 98b844655cSEtienne Carriere #define I2C_TIMINGR_SCLDEL GENMASK_32(23, 20) 99b844655cSEtienne Carriere #define I2C_TIMINGR_PRESC GENMASK_32(31, 28) 100b844655cSEtienne Carriere #define I2C_TIMINGR_SCLL_MAX (I2C_TIMINGR_SCLL + 1) 101b844655cSEtienne Carriere #define I2C_TIMINGR_SCLH_MAX ((I2C_TIMINGR_SCLH >> 8) + 1) 102b844655cSEtienne Carriere #define I2C_TIMINGR_SDADEL_MAX ((I2C_TIMINGR_SDADEL >> 16) + 1) 103b844655cSEtienne Carriere #define I2C_TIMINGR_SCLDEL_MAX ((I2C_TIMINGR_SCLDEL >> 20) + 1) 104b844655cSEtienne Carriere #define I2C_TIMINGR_PRESC_MAX ((I2C_TIMINGR_PRESC >> 28) + 1) 105b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLL(n) ((n) & \ 106b844655cSEtienne Carriere (I2C_TIMINGR_SCLL_MAX - 1)) 107b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLH(n) (((n) & \ 108b844655cSEtienne Carriere (I2C_TIMINGR_SCLH_MAX - 1)) << 8) 109b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SDADEL(n) (((n) & \ 110b844655cSEtienne Carriere (I2C_TIMINGR_SDADEL_MAX - 1)) << 16) 111b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLDEL(n) (((n) & \ 112b844655cSEtienne Carriere (I2C_TIMINGR_SCLDEL_MAX - 1)) << 20) 113b844655cSEtienne Carriere #define I2C_SET_TIMINGR_PRESC(n) (((n) & \ 114b844655cSEtienne Carriere (I2C_TIMINGR_PRESC_MAX - 1)) << 28) 115b844655cSEtienne Carriere 116b844655cSEtienne Carriere /* Bit definition for I2C_TIMEOUTR register */ 117b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMEOUTA GENMASK_32(11, 0) 118b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIDLE BIT(12) 119b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMOUTEN BIT(15) 120b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMEOUTB GENMASK_32(27, 16) 121b844655cSEtienne Carriere #define I2C_TIMEOUTR_TEXTEN BIT(31) 122b844655cSEtienne Carriere 123b844655cSEtienne Carriere /* Bit definition for I2C_ISR register */ 124b844655cSEtienne Carriere #define I2C_ISR_TXE BIT(0) 125b844655cSEtienne Carriere #define I2C_ISR_TXIS BIT(1) 126b844655cSEtienne Carriere #define I2C_ISR_RXNE BIT(2) 127b844655cSEtienne Carriere #define I2C_ISR_ADDR BIT(3) 128b844655cSEtienne Carriere #define I2C_ISR_NACKF BIT(4) 129b844655cSEtienne Carriere #define I2C_ISR_STOPF BIT(5) 130b844655cSEtienne Carriere #define I2C_ISR_TC BIT(6) 131b844655cSEtienne Carriere #define I2C_ISR_TCR BIT(7) 132b844655cSEtienne Carriere #define I2C_ISR_BERR BIT(8) 133b844655cSEtienne Carriere #define I2C_ISR_ARLO BIT(9) 134b844655cSEtienne Carriere #define I2C_ISR_OVR BIT(10) 135b844655cSEtienne Carriere #define I2C_ISR_PECERR BIT(11) 136b844655cSEtienne Carriere #define I2C_ISR_TIMEOUT BIT(12) 137b844655cSEtienne Carriere #define I2C_ISR_ALERT BIT(13) 138b844655cSEtienne Carriere #define I2C_ISR_BUSY BIT(15) 139b844655cSEtienne Carriere #define I2C_ISR_DIR BIT(16) 140b844655cSEtienne Carriere #define I2C_ISR_ADDCODE GENMASK_32(23, 17) 141b844655cSEtienne Carriere 142b844655cSEtienne Carriere /* Bit definition for I2C_ICR register */ 143b844655cSEtienne Carriere #define I2C_ICR_ADDRCF BIT(3) 144b844655cSEtienne Carriere #define I2C_ICR_NACKCF BIT(4) 145b844655cSEtienne Carriere #define I2C_ICR_STOPCF BIT(5) 146b844655cSEtienne Carriere #define I2C_ICR_BERRCF BIT(8) 147b844655cSEtienne Carriere #define I2C_ICR_ARLOCF BIT(9) 148b844655cSEtienne Carriere #define I2C_ICR_OVRCF BIT(10) 149b844655cSEtienne Carriere #define I2C_ICR_PECCF BIT(11) 150b844655cSEtienne Carriere #define I2C_ICR_TIMOUTCF BIT(12) 151b844655cSEtienne Carriere #define I2C_ICR_ALERTCF BIT(13) 152b844655cSEtienne Carriere 153b844655cSEtienne Carriere /* Max data size for a single I2C transfer */ 154b844655cSEtienne Carriere #define MAX_NBYTE_SIZE 255U 155b844655cSEtienne Carriere 156b844655cSEtienne Carriere #define I2C_NSEC_PER_SEC 1000000000L 157834ce4c6SEtienne Carriere #define I2C_TIMEOUT_BUSY_MS 25 158834ce4c6SEtienne Carriere #define I2C_TIMEOUT_BUSY_US (I2C_TIMEOUT_BUSY_MS * 1000) 159b844655cSEtienne Carriere 160b844655cSEtienne Carriere #define CR2_RESET_MASK (I2C_CR2_SADD | I2C_CR2_HEAD10R | \ 161b844655cSEtienne Carriere I2C_CR2_NBYTES | I2C_CR2_RELOAD | \ 162b844655cSEtienne Carriere I2C_CR2_RD_WRN) 163b844655cSEtienne Carriere 164b844655cSEtienne Carriere #define TIMINGR_CLEAR_MASK (I2C_TIMINGR_SCLL | I2C_TIMINGR_SCLH | \ 165b844655cSEtienne Carriere I2C_TIMINGR_SDADEL | \ 166b844655cSEtienne Carriere I2C_TIMINGR_SCLDEL | I2C_TIMINGR_PRESC) 167b844655cSEtienne Carriere 168b844655cSEtienne Carriere /* 169b844655cSEtienne Carriere * I2C transfer modes 170b844655cSEtienne Carriere * I2C_RELOAD: Enable Reload mode 171b844655cSEtienne Carriere * I2C_AUTOEND_MODE: Enable automatic end mode 172b844655cSEtienne Carriere * I2C_SOFTEND_MODE: Enable software end mode 173b844655cSEtienne Carriere */ 174b844655cSEtienne Carriere #define I2C_RELOAD_MODE I2C_CR2_RELOAD 175b844655cSEtienne Carriere #define I2C_AUTOEND_MODE I2C_CR2_AUTOEND 176b844655cSEtienne Carriere #define I2C_SOFTEND_MODE 0x0 177b844655cSEtienne Carriere 178b844655cSEtienne Carriere /* 179b844655cSEtienne Carriere * Start/restart/stop I2C transfer requests. 180b844655cSEtienne Carriere * 181b844655cSEtienne Carriere * I2C_NO_STARTSTOP: Don't Generate stop and start condition 182b844655cSEtienne Carriere * I2C_GENERATE_STOP: Generate stop condition (size should be set to 0) 183b844655cSEtienne Carriere * I2C_GENERATE_START_READ: Generate Restart for read request. 184b844655cSEtienne Carriere * I2C_GENERATE_START_WRITE: Generate Restart for write request 185b844655cSEtienne Carriere */ 186b844655cSEtienne Carriere #define I2C_NO_STARTSTOP 0x0 187b844655cSEtienne Carriere #define I2C_GENERATE_STOP (BIT(31) | I2C_CR2_STOP) 188b844655cSEtienne Carriere #define I2C_GENERATE_START_READ (BIT(31) | I2C_CR2_START | \ 189b844655cSEtienne Carriere I2C_CR2_RD_WRN) 190b844655cSEtienne Carriere #define I2C_GENERATE_START_WRITE (BIT(31) | I2C_CR2_START) 191b844655cSEtienne Carriere 192b844655cSEtienne Carriere /* Memory address byte sizes */ 193b844655cSEtienne Carriere #define I2C_MEMADD_SIZE_8BIT 1 194b844655cSEtienne Carriere #define I2C_MEMADD_SIZE_16BIT 2 195b844655cSEtienne Carriere 196b844655cSEtienne Carriere /* 197b844655cSEtienne Carriere * struct i2c_spec_s - Private I2C timing specifications. 198b844655cSEtienne Carriere * @rate: I2C bus speed (Hz) 199b844655cSEtienne Carriere * @rate_min: 80% of I2C bus speed (Hz) 200b844655cSEtienne Carriere * @rate_max: 120% of I2C bus speed (Hz) 201b844655cSEtienne Carriere * @fall_max: Max fall time of both SDA and SCL signals (ns) 202b844655cSEtienne Carriere * @rise_max: Max rise time of both SDA and SCL signals (ns) 203b844655cSEtienne Carriere * @hddat_min: Min data hold time (ns) 204b844655cSEtienne Carriere * @vddat_max: Max data valid time (ns) 205b844655cSEtienne Carriere * @sudat_min: Min data setup time (ns) 206b844655cSEtienne Carriere * @l_min: Min low period of the SCL clock (ns) 207b844655cSEtienne Carriere * @h_min: Min high period of the SCL clock (ns) 208b844655cSEtienne Carriere */ 209b844655cSEtienne Carriere struct i2c_spec_s { 210b844655cSEtienne Carriere uint32_t rate; 211b844655cSEtienne Carriere uint32_t rate_min; 212b844655cSEtienne Carriere uint32_t rate_max; 213b844655cSEtienne Carriere uint32_t fall_max; 214b844655cSEtienne Carriere uint32_t rise_max; 215b844655cSEtienne Carriere uint32_t hddat_min; 216b844655cSEtienne Carriere uint32_t vddat_max; 217b844655cSEtienne Carriere uint32_t sudat_min; 218b844655cSEtienne Carriere uint32_t l_min; 219b844655cSEtienne Carriere uint32_t h_min; 220b844655cSEtienne Carriere }; 221b844655cSEtienne Carriere 222b844655cSEtienne Carriere /* 223b844655cSEtienne Carriere * struct i2c_timing_s - Private I2C output parameters. 224b844655cSEtienne Carriere * @scldel: Data setup time 225b844655cSEtienne Carriere * @sdadel: Data hold time 226b844655cSEtienne Carriere * @sclh: SCL high period (master mode) 227b844655cSEtienne Carriere * @sclh: SCL low period (master mode) 228b844655cSEtienne Carriere * @is_saved: True if relating to a configuration candidate 229b844655cSEtienne Carriere */ 230b844655cSEtienne Carriere struct i2c_timing_s { 231b844655cSEtienne Carriere uint8_t scldel; 232b844655cSEtienne Carriere uint8_t sdadel; 233b844655cSEtienne Carriere uint8_t sclh; 234b844655cSEtienne Carriere uint8_t scll; 235b844655cSEtienne Carriere bool is_saved; 236b844655cSEtienne Carriere }; 237b844655cSEtienne Carriere 238b844655cSEtienne Carriere static const struct i2c_spec_s i2c_specs[] = { 239b844655cSEtienne Carriere [I2C_SPEED_STANDARD] = { 24061e7d84cSEtienne Carriere .rate = I2C_STANDARD_RATE, 24161e7d84cSEtienne Carriere .rate_min = (I2C_STANDARD_RATE * 80) / 100, 24261e7d84cSEtienne Carriere .rate_max = (I2C_STANDARD_RATE * 120) / 100, 243b844655cSEtienne Carriere .fall_max = 300, 244b844655cSEtienne Carriere .rise_max = 1000, 245b844655cSEtienne Carriere .hddat_min = 0, 246b844655cSEtienne Carriere .vddat_max = 3450, 247b844655cSEtienne Carriere .sudat_min = 250, 248b844655cSEtienne Carriere .l_min = 4700, 249b844655cSEtienne Carriere .h_min = 4000, 250b844655cSEtienne Carriere }, 251b844655cSEtienne Carriere [I2C_SPEED_FAST] = { 25261e7d84cSEtienne Carriere .rate = I2C_FAST_RATE, 25361e7d84cSEtienne Carriere .rate_min = (I2C_FAST_RATE * 80) / 100, 25461e7d84cSEtienne Carriere .rate_max = (I2C_FAST_RATE * 120) / 100, 255b844655cSEtienne Carriere .fall_max = 300, 256b844655cSEtienne Carriere .rise_max = 300, 257b844655cSEtienne Carriere .hddat_min = 0, 258b844655cSEtienne Carriere .vddat_max = 900, 259b844655cSEtienne Carriere .sudat_min = 100, 260b844655cSEtienne Carriere .l_min = 1300, 261b844655cSEtienne Carriere .h_min = 600, 262b844655cSEtienne Carriere }, 263b844655cSEtienne Carriere [I2C_SPEED_FAST_PLUS] = { 26461e7d84cSEtienne Carriere .rate = I2C_FAST_PLUS_RATE, 26561e7d84cSEtienne Carriere .rate_min = (I2C_FAST_PLUS_RATE * 80) / 100, 26661e7d84cSEtienne Carriere .rate_max = (I2C_FAST_PLUS_RATE * 120) / 100, 267b844655cSEtienne Carriere .fall_max = 100, 268b844655cSEtienne Carriere .rise_max = 120, 269b844655cSEtienne Carriere .hddat_min = 0, 270b844655cSEtienne Carriere .vddat_max = 450, 271b844655cSEtienne Carriere .sudat_min = 50, 272b844655cSEtienne Carriere .l_min = 500, 273b844655cSEtienne Carriere .h_min = 260, 274b844655cSEtienne Carriere }, 275b844655cSEtienne Carriere }; 276b844655cSEtienne Carriere 277b844655cSEtienne Carriere /* 278b844655cSEtienne Carriere * I2C request parameters 279b844655cSEtienne Carriere * @dev_addr: I2C address of the target device 280b844655cSEtienne Carriere * @mode: Communication mode, one of I2C_MODE_(MASTER|MEM) 281b844655cSEtienne Carriere * @mem_addr: Target memory cell accessed in device (memory mode) 282b844655cSEtienne Carriere * @mem_addr_size: Byte size of the memory cell address (memory mode) 283b844655cSEtienne Carriere * @timeout_ms: Timeout in millisenconds for the request 284b844655cSEtienne Carriere */ 285b844655cSEtienne Carriere struct i2c_request { 286b844655cSEtienne Carriere uint32_t dev_addr; 287b844655cSEtienne Carriere enum i2c_mode_e mode; 288b844655cSEtienne Carriere uint32_t mem_addr; 289b844655cSEtienne Carriere uint32_t mem_addr_size; 290b844655cSEtienne Carriere unsigned int timeout_ms; 291b844655cSEtienne Carriere }; 292b844655cSEtienne Carriere 293b844655cSEtienne Carriere static vaddr_t get_base(struct i2c_handle_s *hi2c) 294b844655cSEtienne Carriere { 29568c4a16bSEtienne Carriere return io_pa_or_va_secure(&hi2c->base); 296b844655cSEtienne Carriere } 297b844655cSEtienne Carriere 298b844655cSEtienne Carriere static void notif_i2c_timeout(struct i2c_handle_s *hi2c) 299b844655cSEtienne Carriere { 300b844655cSEtienne Carriere hi2c->i2c_err |= I2C_ERROR_TIMEOUT; 301b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 302b844655cSEtienne Carriere } 303b844655cSEtienne Carriere 304b844655cSEtienne Carriere static void save_cfg(struct i2c_handle_s *hi2c, struct i2c_cfg *cfg) 305b844655cSEtienne Carriere { 306b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 307b844655cSEtienne Carriere 308b844655cSEtienne Carriere stm32_clock_enable(hi2c->clock); 309b844655cSEtienne Carriere 310b844655cSEtienne Carriere cfg->cr1 = io_read32(base + I2C_CR1); 311b844655cSEtienne Carriere cfg->cr2 = io_read32(base + I2C_CR2); 312b844655cSEtienne Carriere cfg->oar1 = io_read32(base + I2C_OAR1); 313b844655cSEtienne Carriere cfg->oar2 = io_read32(base + I2C_OAR2); 314b844655cSEtienne Carriere cfg->timingr = io_read32(base + I2C_TIMINGR); 315b844655cSEtienne Carriere 316b844655cSEtienne Carriere stm32_clock_disable(hi2c->clock); 317b844655cSEtienne Carriere } 318b844655cSEtienne Carriere 319b844655cSEtienne Carriere static void restore_cfg(struct i2c_handle_s *hi2c, struct i2c_cfg *cfg) 320b844655cSEtienne Carriere { 321b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 322b844655cSEtienne Carriere 323b844655cSEtienne Carriere stm32_clock_enable(hi2c->clock); 324b844655cSEtienne Carriere 325b844655cSEtienne Carriere io_clrbits32(base + I2C_CR1, I2C_CR1_PE); 326b844655cSEtienne Carriere io_write32(base + I2C_TIMINGR, cfg->timingr & TIMINGR_CLEAR_MASK); 327b844655cSEtienne Carriere io_write32(base + I2C_OAR1, cfg->oar1); 328b844655cSEtienne Carriere io_write32(base + I2C_CR2, cfg->cr2); 329b844655cSEtienne Carriere io_write32(base + I2C_OAR2, cfg->oar2); 330b844655cSEtienne Carriere io_write32(base + I2C_CR1, cfg->cr1 & ~I2C_CR1_PE); 331b844655cSEtienne Carriere io_setbits32(base + I2C_CR1, cfg->cr1 & I2C_CR1_PE); 332b844655cSEtienne Carriere 333b844655cSEtienne Carriere stm32_clock_disable(hi2c->clock); 334b844655cSEtienne Carriere } 335b844655cSEtienne Carriere 336b844655cSEtienne Carriere static void __maybe_unused dump_cfg(struct i2c_cfg *cfg __maybe_unused) 337b844655cSEtienne Carriere { 338b844655cSEtienne Carriere DMSG("CR1: 0x%" PRIx32, cfg->cr1); 339b844655cSEtienne Carriere DMSG("CR2: 0x%" PRIx32, cfg->cr2); 340b844655cSEtienne Carriere DMSG("OAR1: 0x%" PRIx32, cfg->oar1); 341b844655cSEtienne Carriere DMSG("OAR2: 0x%" PRIx32, cfg->oar2); 342b844655cSEtienne Carriere DMSG("TIM: 0x%" PRIx32, cfg->timingr); 343b844655cSEtienne Carriere } 344b844655cSEtienne Carriere 345b844655cSEtienne Carriere static void __maybe_unused dump_i2c(struct i2c_handle_s *hi2c) 346b844655cSEtienne Carriere { 347b844655cSEtienne Carriere vaddr_t __maybe_unused base = get_base(hi2c); 348b844655cSEtienne Carriere 349b844655cSEtienne Carriere stm32_clock_enable(hi2c->clock); 350b844655cSEtienne Carriere 351b844655cSEtienne Carriere DMSG("CR1: 0x%" PRIx32, io_read32(base + I2C_CR1)); 352b844655cSEtienne Carriere DMSG("CR2: 0x%" PRIx32, io_read32(base + I2C_CR2)); 353b844655cSEtienne Carriere DMSG("OAR1: 0x%" PRIx32, io_read32(base + I2C_OAR1)); 354b844655cSEtienne Carriere DMSG("OAR2: 0x%" PRIx32, io_read32(base + I2C_OAR2)); 355b844655cSEtienne Carriere DMSG("TIM: 0x%" PRIx32, io_read32(base + I2C_TIMINGR)); 356b844655cSEtienne Carriere 357b844655cSEtienne Carriere stm32_clock_disable(hi2c->clock); 358b844655cSEtienne Carriere } 359b844655cSEtienne Carriere 360b844655cSEtienne Carriere /* 361b844655cSEtienne Carriere * Compute the I2C device timings 362b844655cSEtienne Carriere * 363b844655cSEtienne Carriere * @init: Ref to the initialization configuration structure 364b844655cSEtienne Carriere * @clock_src: I2C clock source frequency (Hz) 365b844655cSEtienne Carriere * @timing: Pointer to the final computed timing result 366b844655cSEtienne Carriere * Return 0 on success or a negative value 367b844655cSEtienne Carriere */ 368b844655cSEtienne Carriere static int i2c_compute_timing(struct stm32_i2c_init_s *init, 369b844655cSEtienne Carriere uint32_t clock_src, uint32_t *timing) 370b844655cSEtienne Carriere { 371b844655cSEtienne Carriere enum i2c_speed_e mode = init->speed_mode; 372b844655cSEtienne Carriere uint32_t speed_freq = i2c_specs[mode].rate; 373b844655cSEtienne Carriere uint32_t i2cbus = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, speed_freq); 374b844655cSEtienne Carriere uint32_t i2cclk = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, clock_src); 375b844655cSEtienne Carriere uint32_t p_prev = I2C_TIMINGR_PRESC_MAX; 376b844655cSEtienne Carriere uint32_t af_delay_min = 0; 377b844655cSEtienne Carriere uint32_t af_delay_max = 0; 378b844655cSEtienne Carriere uint32_t dnf_delay = 0; 379b844655cSEtienne Carriere uint32_t tsync = 0; 380b844655cSEtienne Carriere uint32_t clk_min = 0; 381b844655cSEtienne Carriere uint32_t clk_max = 0; 382b844655cSEtienne Carriere int clk_error_prev = 0; 383b844655cSEtienne Carriere uint16_t p = 0; 384b844655cSEtienne Carriere uint16_t l = 0; 385b844655cSEtienne Carriere uint16_t a = 0; 386b844655cSEtienne Carriere uint16_t h = 0; 387b844655cSEtienne Carriere unsigned int sdadel_min = 0; 388b844655cSEtienne Carriere unsigned int sdadel_max = 0; 389b844655cSEtienne Carriere unsigned int scldel_min = 0; 390b844655cSEtienne Carriere unsigned int delay = 0; 391b844655cSEtienne Carriere int s = -1; 392b844655cSEtienne Carriere struct i2c_timing_s solutions[I2C_TIMINGR_PRESC_MAX] = { 0 }; 393b844655cSEtienne Carriere 394b844655cSEtienne Carriere switch (mode) { 395b844655cSEtienne Carriere case I2C_SPEED_STANDARD: 396b844655cSEtienne Carriere case I2C_SPEED_FAST: 397b844655cSEtienne Carriere case I2C_SPEED_FAST_PLUS: 398b844655cSEtienne Carriere break; 399b844655cSEtienne Carriere default: 400b844655cSEtienne Carriere EMSG("I2C speed out of bound {%d/%d}", 401b844655cSEtienne Carriere mode, I2C_SPEED_FAST_PLUS); 402b844655cSEtienne Carriere return -1; 403b844655cSEtienne Carriere } 404b844655cSEtienne Carriere 405b844655cSEtienne Carriere speed_freq = i2c_specs[mode].rate; 406b844655cSEtienne Carriere i2cbus = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, speed_freq); 407b844655cSEtienne Carriere clk_error_prev = INT_MAX; 408b844655cSEtienne Carriere 409b844655cSEtienne Carriere if ((init->rise_time > i2c_specs[mode].rise_max) || 410b844655cSEtienne Carriere (init->fall_time > i2c_specs[mode].fall_max)) { 411b844655cSEtienne Carriere EMSG(" I2C timings out of bound: Rise{%d > %d}/Fall{%d > %d}", 412b844655cSEtienne Carriere init->rise_time, i2c_specs[mode].rise_max, 413b844655cSEtienne Carriere init->fall_time, i2c_specs[mode].fall_max); 414b844655cSEtienne Carriere return -1; 415b844655cSEtienne Carriere } 416b844655cSEtienne Carriere 417b844655cSEtienne Carriere if (init->digital_filter_coef > STM32_I2C_DIGITAL_FILTER_MAX) { 418b844655cSEtienne Carriere EMSG("DNF out of bound %d/%d", 419b844655cSEtienne Carriere init->digital_filter_coef, STM32_I2C_DIGITAL_FILTER_MAX); 420b844655cSEtienne Carriere return -1; 421b844655cSEtienne Carriere } 422b844655cSEtienne Carriere 423b844655cSEtienne Carriere /* Analog and Digital Filters */ 424b844655cSEtienne Carriere if (init->analog_filter) { 425b844655cSEtienne Carriere af_delay_min = STM32_I2C_ANALOG_FILTER_DELAY_MIN; 426b844655cSEtienne Carriere af_delay_max = STM32_I2C_ANALOG_FILTER_DELAY_MAX; 427b844655cSEtienne Carriere } 428b844655cSEtienne Carriere dnf_delay = init->digital_filter_coef * i2cclk; 429b844655cSEtienne Carriere 430b844655cSEtienne Carriere sdadel_min = i2c_specs[mode].hddat_min + init->fall_time; 431b844655cSEtienne Carriere delay = af_delay_min - ((init->digital_filter_coef + 3) * i2cclk); 432b844655cSEtienne Carriere if (SUB_OVERFLOW(sdadel_min, delay, &sdadel_min)) 433b844655cSEtienne Carriere sdadel_min = 0; 434b844655cSEtienne Carriere 435b844655cSEtienne Carriere sdadel_max = i2c_specs[mode].vddat_max - init->rise_time; 436b844655cSEtienne Carriere delay = af_delay_max - ((init->digital_filter_coef + 4) * i2cclk); 437b844655cSEtienne Carriere if (SUB_OVERFLOW(sdadel_max, delay, &sdadel_max)) 438b844655cSEtienne Carriere sdadel_max = 0; 439b844655cSEtienne Carriere 440b844655cSEtienne Carriere scldel_min = init->rise_time + i2c_specs[mode].sudat_min; 441b844655cSEtienne Carriere 442b844655cSEtienne Carriere DMSG("I2C SDADEL(min/max): %u/%u, SCLDEL(Min): %u", 443b844655cSEtienne Carriere sdadel_min, sdadel_max, scldel_min); 444b844655cSEtienne Carriere 445b844655cSEtienne Carriere /* Compute possible values for PRESC, SCLDEL and SDADEL */ 446b844655cSEtienne Carriere for (p = 0; p < I2C_TIMINGR_PRESC_MAX; p++) { 447b844655cSEtienne Carriere for (l = 0; l < I2C_TIMINGR_SCLDEL_MAX; l++) { 448b844655cSEtienne Carriere uint32_t scldel = (l + 1) * (p + 1) * i2cclk; 449b844655cSEtienne Carriere 450b844655cSEtienne Carriere if (scldel < scldel_min) 451b844655cSEtienne Carriere continue; 452b844655cSEtienne Carriere 453b844655cSEtienne Carriere for (a = 0; a < I2C_TIMINGR_SDADEL_MAX; a++) { 454b844655cSEtienne Carriere uint32_t sdadel = (a * (p + 1) + 1) * i2cclk; 455b844655cSEtienne Carriere 456b844655cSEtienne Carriere if ((sdadel >= sdadel_min) && 457b844655cSEtienne Carriere (sdadel <= sdadel_max) && 458b844655cSEtienne Carriere (p != p_prev)) { 459b844655cSEtienne Carriere solutions[p].scldel = l; 460b844655cSEtienne Carriere solutions[p].sdadel = a; 461b844655cSEtienne Carriere solutions[p].is_saved = true; 462b844655cSEtienne Carriere p_prev = p; 463b844655cSEtienne Carriere break; 464b844655cSEtienne Carriere } 465b844655cSEtienne Carriere } 466b844655cSEtienne Carriere 467b844655cSEtienne Carriere if (p_prev == p) 468b844655cSEtienne Carriere break; 469b844655cSEtienne Carriere } 470b844655cSEtienne Carriere } 471b844655cSEtienne Carriere 472b844655cSEtienne Carriere if (p_prev == I2C_TIMINGR_PRESC_MAX) { 473b844655cSEtienne Carriere EMSG(" I2C no Prescaler solution"); 474b844655cSEtienne Carriere return -1; 475b844655cSEtienne Carriere } 476b844655cSEtienne Carriere 477b844655cSEtienne Carriere tsync = af_delay_min + dnf_delay + (2 * i2cclk); 478b844655cSEtienne Carriere clk_max = I2C_NSEC_PER_SEC / i2c_specs[mode].rate_min; 479b844655cSEtienne Carriere clk_min = I2C_NSEC_PER_SEC / i2c_specs[mode].rate_max; 480b844655cSEtienne Carriere 481b844655cSEtienne Carriere /* 482b844655cSEtienne Carriere * Among prescaler possibilities discovered above figures out SCL Low 483b844655cSEtienne Carriere * and High Period. Provided: 484b844655cSEtienne Carriere * - SCL Low Period has to be higher than Low Period of the SCL Clock 485b844655cSEtienne Carriere * defined by I2C Specification. I2C Clock has to be lower than 486b844655cSEtienne Carriere * (SCL Low Period - Analog/Digital filters) / 4. 487b844655cSEtienne Carriere * - SCL High Period has to be lower than High Period of the SCL Clock 488b844655cSEtienne Carriere * defined by I2C Specification. 489b844655cSEtienne Carriere * - I2C Clock has to be lower than SCL High Period. 490b844655cSEtienne Carriere */ 491b844655cSEtienne Carriere for (p = 0; p < I2C_TIMINGR_PRESC_MAX; p++) { 492b844655cSEtienne Carriere uint32_t prescaler = (p + 1) * i2cclk; 493b844655cSEtienne Carriere 494b844655cSEtienne Carriere if (!solutions[p].is_saved) 495b844655cSEtienne Carriere continue; 496b844655cSEtienne Carriere 497b844655cSEtienne Carriere for (l = 0; l < I2C_TIMINGR_SCLL_MAX; l++) { 498b844655cSEtienne Carriere uint32_t tscl_l = ((l + 1) * prescaler) + tsync; 499b844655cSEtienne Carriere 500b844655cSEtienne Carriere if ((tscl_l < i2c_specs[mode].l_min) || 501b844655cSEtienne Carriere (i2cclk >= 502b844655cSEtienne Carriere ((tscl_l - af_delay_min - dnf_delay) / 4))) 503b844655cSEtienne Carriere continue; 504b844655cSEtienne Carriere 505b844655cSEtienne Carriere for (h = 0; h < I2C_TIMINGR_SCLH_MAX; h++) { 506b844655cSEtienne Carriere uint32_t tscl_h = ((h + 1) * prescaler) + tsync; 507b844655cSEtienne Carriere uint32_t tscl = tscl_l + tscl_h + 508b844655cSEtienne Carriere init->rise_time + 509b844655cSEtienne Carriere init->fall_time; 510b844655cSEtienne Carriere 511b844655cSEtienne Carriere if ((tscl >= clk_min) && (tscl <= clk_max) && 512b844655cSEtienne Carriere (tscl_h >= i2c_specs[mode].h_min) && 513b844655cSEtienne Carriere (i2cclk < tscl_h)) { 514b844655cSEtienne Carriere int clk_error = tscl - i2cbus; 515b844655cSEtienne Carriere 516b844655cSEtienne Carriere if (clk_error < 0) 517b844655cSEtienne Carriere clk_error = -clk_error; 518b844655cSEtienne Carriere 519b844655cSEtienne Carriere if (clk_error < clk_error_prev) { 520b844655cSEtienne Carriere clk_error_prev = clk_error; 521b844655cSEtienne Carriere solutions[p].scll = l; 522b844655cSEtienne Carriere solutions[p].sclh = h; 523b844655cSEtienne Carriere s = p; 524b844655cSEtienne Carriere } 525b844655cSEtienne Carriere } 526b844655cSEtienne Carriere } 527b844655cSEtienne Carriere } 528b844655cSEtienne Carriere } 529b844655cSEtienne Carriere 530b844655cSEtienne Carriere if (s < 0) { 531b844655cSEtienne Carriere EMSG(" I2C no solution at all"); 532b844655cSEtienne Carriere return -1; 533b844655cSEtienne Carriere } 534b844655cSEtienne Carriere 535b844655cSEtienne Carriere /* Finalize timing settings */ 536b844655cSEtienne Carriere *timing = I2C_SET_TIMINGR_PRESC(s) | 537b844655cSEtienne Carriere I2C_SET_TIMINGR_SCLDEL(solutions[s].scldel) | 538b844655cSEtienne Carriere I2C_SET_TIMINGR_SDADEL(solutions[s].sdadel) | 539b844655cSEtienne Carriere I2C_SET_TIMINGR_SCLH(solutions[s].sclh) | 540b844655cSEtienne Carriere I2C_SET_TIMINGR_SCLL(solutions[s].scll); 541b844655cSEtienne Carriere 542b844655cSEtienne Carriere DMSG("I2C TIMINGR (PRESC/SCLDEL/SDADEL): %i/%i/%i", 543b844655cSEtienne Carriere s, solutions[s].scldel, solutions[s].sdadel); 544b844655cSEtienne Carriere DMSG("I2C TIMINGR (SCLH/SCLL): %i/%i", 545b844655cSEtienne Carriere solutions[s].sclh, solutions[s].scll); 546b844655cSEtienne Carriere DMSG("I2C TIMINGR: 0x%x", *timing); 547b844655cSEtienne Carriere 548b844655cSEtienne Carriere return 0; 549b844655cSEtienne Carriere } 550b844655cSEtienne Carriere 551b844655cSEtienne Carriere /* 552b844655cSEtienne Carriere * Setup the I2C device timings 553b844655cSEtienne Carriere * 554b844655cSEtienne Carriere * @hi2c: I2C handle structure 555b844655cSEtienne Carriere * @init: Ref to the initialization configuration structure 556b844655cSEtienne Carriere * @timing: Output TIMINGR register configuration value 557b844655cSEtienne Carriere * @retval 0 if OK, negative value else 558b844655cSEtienne Carriere */ 559b844655cSEtienne Carriere static int i2c_setup_timing(struct i2c_handle_s *hi2c, 560b844655cSEtienne Carriere struct stm32_i2c_init_s *init, 561b844655cSEtienne Carriere uint32_t *timing) 562b844655cSEtienne Carriere { 563b844655cSEtienne Carriere int rc = 0; 564b844655cSEtienne Carriere uint32_t clock_src = stm32_clock_get_rate(hi2c->clock); 565b844655cSEtienne Carriere 566b844655cSEtienne Carriere if (!clock_src) { 567b844655cSEtienne Carriere EMSG("Null I2C clock rate"); 568b844655cSEtienne Carriere return -1; 569b844655cSEtienne Carriere } 570b844655cSEtienne Carriere 571b844655cSEtienne Carriere do { 572b844655cSEtienne Carriere rc = i2c_compute_timing(init, clock_src, timing); 573b844655cSEtienne Carriere if (rc) { 574b844655cSEtienne Carriere EMSG("Failed to compute I2C timings"); 575b844655cSEtienne Carriere if (init->speed_mode > I2C_SPEED_STANDARD) { 576b844655cSEtienne Carriere init->speed_mode--; 577b844655cSEtienne Carriere IMSG("Downgrade I2C speed to %uHz)", 578b844655cSEtienne Carriere i2c_specs[init->speed_mode].rate); 579b844655cSEtienne Carriere } else { 580b844655cSEtienne Carriere break; 581b844655cSEtienne Carriere } 582b844655cSEtienne Carriere } 583b844655cSEtienne Carriere } while (rc); 584b844655cSEtienne Carriere 585b844655cSEtienne Carriere if (rc) { 586b844655cSEtienne Carriere EMSG("Impossible to compute I2C timings"); 587b844655cSEtienne Carriere return rc; 588b844655cSEtienne Carriere } 589b844655cSEtienne Carriere 590b844655cSEtienne Carriere DMSG("I2C Speed Mode(%i), Freq(%i), Clk Source(%i)", 591b844655cSEtienne Carriere init->speed_mode, i2c_specs[init->speed_mode].rate, clock_src); 592b844655cSEtienne Carriere DMSG("I2C Rise(%i) and Fall(%i) Time", 593b844655cSEtienne Carriere init->rise_time, init->fall_time); 594b844655cSEtienne Carriere DMSG("I2C Analog Filter(%s), DNF(%i)", 595b844655cSEtienne Carriere init->analog_filter ? "On" : "Off", init->digital_filter_coef); 596b844655cSEtienne Carriere 597b844655cSEtienne Carriere return 0; 598b844655cSEtienne Carriere } 599b844655cSEtienne Carriere 600b844655cSEtienne Carriere /* 601b844655cSEtienne Carriere * Configure I2C Analog noise filter. 602b844655cSEtienne Carriere * @hi2c: I2C handle structure 603b844655cSEtienne Carriere * @analog_filter_on: True if enabling analog filter, false otherwise 604b844655cSEtienne Carriere * Return 0 on success or a negative value 605b844655cSEtienne Carriere */ 606b844655cSEtienne Carriere static int i2c_config_analog_filter(struct i2c_handle_s *hi2c, 607b844655cSEtienne Carriere bool analog_filter_on) 608b844655cSEtienne Carriere { 609b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 610b844655cSEtienne Carriere 611b844655cSEtienne Carriere if (hi2c->i2c_state != I2C_STATE_READY) 612b844655cSEtienne Carriere return -1; 613b844655cSEtienne Carriere 614b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_BUSY; 615b844655cSEtienne Carriere 616b844655cSEtienne Carriere /* Disable the selected I2C peripheral */ 617b844655cSEtienne Carriere io_clrbits32(base + I2C_CR1, I2C_CR1_PE); 618b844655cSEtienne Carriere 619b844655cSEtienne Carriere /* Reset I2Cx ANOFF bit */ 620b844655cSEtienne Carriere io_clrbits32(base + I2C_CR1, I2C_CR1_ANFOFF); 621b844655cSEtienne Carriere 622b844655cSEtienne Carriere /* Set analog filter bit if filter is disabled */ 623b844655cSEtienne Carriere if (!analog_filter_on) 624b844655cSEtienne Carriere io_setbits32(base + I2C_CR1, I2C_CR1_ANFOFF); 625b844655cSEtienne Carriere 626b844655cSEtienne Carriere /* Enable the selected I2C peripheral */ 627b844655cSEtienne Carriere io_setbits32(base + I2C_CR1, I2C_CR1_PE); 628b844655cSEtienne Carriere 629b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 630b844655cSEtienne Carriere 631b844655cSEtienne Carriere return 0; 632b844655cSEtienne Carriere } 633b844655cSEtienne Carriere 634b844655cSEtienne Carriere int stm32_i2c_get_setup_from_fdt(void *fdt, int node, 635c75303f7SEtienne Carriere struct stm32_i2c_init_s *init, 636c75303f7SEtienne Carriere struct stm32_pinctrl **pinctrl, 637c75303f7SEtienne Carriere size_t *pinctrl_count) 638b844655cSEtienne Carriere { 639b844655cSEtienne Carriere const fdt32_t *cuint = NULL; 640b844655cSEtienne Carriere struct dt_node_info info = { .status = 0 }; 641fee710d0SEtienne Carriere int count = 0; 642b844655cSEtienne Carriere 643b844655cSEtienne Carriere /* Default STM32 specific configs caller may need to overwrite */ 644b844655cSEtienne Carriere memset(init, 0, sizeof(*init)); 645b844655cSEtienne Carriere 646b844655cSEtienne Carriere _fdt_fill_device_info(fdt, &info, node); 647*c6563194SEtienne Carriere init->dt_status = info.status; 648b844655cSEtienne Carriere init->pbase = info.reg; 649b844655cSEtienne Carriere init->clock = info.clock; 650b844655cSEtienne Carriere assert(info.reg != DT_INFO_INVALID_REG && 651b844655cSEtienne Carriere info.clock != DT_INFO_INVALID_CLOCK); 652b844655cSEtienne Carriere 653b844655cSEtienne Carriere cuint = fdt_getprop(fdt, node, "i2c-scl-rising-time-ns", NULL); 654b844655cSEtienne Carriere if (cuint) 655b844655cSEtienne Carriere init->rise_time = fdt32_to_cpu(*cuint); 656b844655cSEtienne Carriere else 657b844655cSEtienne Carriere init->rise_time = STM32_I2C_RISE_TIME_DEFAULT; 658b844655cSEtienne Carriere 659b844655cSEtienne Carriere cuint = fdt_getprop(fdt, node, "i2c-scl-falling-time-ns", NULL); 660b844655cSEtienne Carriere if (cuint) 661b844655cSEtienne Carriere init->fall_time = fdt32_to_cpu(*cuint); 662b844655cSEtienne Carriere else 663b844655cSEtienne Carriere init->fall_time = STM32_I2C_FALL_TIME_DEFAULT; 664b844655cSEtienne Carriere 665b844655cSEtienne Carriere cuint = fdt_getprop(fdt, node, "clock-frequency", NULL); 666b844655cSEtienne Carriere if (cuint) { 667b844655cSEtienne Carriere switch (fdt32_to_cpu(*cuint)) { 66861e7d84cSEtienne Carriere case I2C_STANDARD_RATE: 669b844655cSEtienne Carriere init->speed_mode = I2C_SPEED_STANDARD; 670b844655cSEtienne Carriere break; 67161e7d84cSEtienne Carriere case I2C_FAST_RATE: 672b844655cSEtienne Carriere init->speed_mode = I2C_SPEED_FAST; 673b844655cSEtienne Carriere break; 67461e7d84cSEtienne Carriere case I2C_FAST_PLUS_RATE: 675b844655cSEtienne Carriere init->speed_mode = I2C_SPEED_FAST_PLUS; 676b844655cSEtienne Carriere break; 677b844655cSEtienne Carriere default: 678b844655cSEtienne Carriere init->speed_mode = STM32_I2C_SPEED_DEFAULT; 679b844655cSEtienne Carriere break; 680b844655cSEtienne Carriere } 681b844655cSEtienne Carriere } else { 682b844655cSEtienne Carriere init->speed_mode = STM32_I2C_SPEED_DEFAULT; 683b844655cSEtienne Carriere } 684b844655cSEtienne Carriere 685c75303f7SEtienne Carriere count = stm32_pinctrl_fdt_get_pinctrl(fdt, node, NULL, 0); 686c75303f7SEtienne Carriere if (count <= 0) { 687c75303f7SEtienne Carriere *pinctrl = NULL; 688c75303f7SEtienne Carriere *pinctrl_count = 0; 689c75303f7SEtienne Carriere return count; 690c75303f7SEtienne Carriere } 691c75303f7SEtienne Carriere 692c75303f7SEtienne Carriere if (count > 2) 693c75303f7SEtienne Carriere panic("Too many PINCTRLs found"); 694c75303f7SEtienne Carriere 695c75303f7SEtienne Carriere *pinctrl = calloc(count, sizeof(**pinctrl)); 696c75303f7SEtienne Carriere if (!*pinctrl) 697c75303f7SEtienne Carriere panic(); 698c75303f7SEtienne Carriere 699c75303f7SEtienne Carriere *pinctrl_count = stm32_pinctrl_fdt_get_pinctrl(fdt, node, 700c75303f7SEtienne Carriere *pinctrl, count); 701c75303f7SEtienne Carriere assert(*pinctrl_count == (unsigned int)count); 702c75303f7SEtienne Carriere 703b844655cSEtienne Carriere return 0; 704b844655cSEtienne Carriere } 705b844655cSEtienne Carriere 706b844655cSEtienne Carriere int stm32_i2c_init(struct i2c_handle_s *hi2c, 707b844655cSEtienne Carriere struct stm32_i2c_init_s *init_data) 708b844655cSEtienne Carriere { 709b844655cSEtienne Carriere int rc = 0; 710b844655cSEtienne Carriere uint32_t timing = 0; 711b844655cSEtienne Carriere vaddr_t base = 0; 712b844655cSEtienne Carriere uint32_t val = 0; 713b844655cSEtienne Carriere 714*c6563194SEtienne Carriere hi2c->dt_status = init_data->dt_status; 715b844655cSEtienne Carriere hi2c->base.pa = init_data->pbase; 716b844655cSEtienne Carriere hi2c->clock = init_data->clock; 717b844655cSEtienne Carriere 718b844655cSEtienne Carriere rc = i2c_setup_timing(hi2c, init_data, &timing); 719b844655cSEtienne Carriere if (rc) 720b844655cSEtienne Carriere return rc; 721b844655cSEtienne Carriere 722b844655cSEtienne Carriere stm32_clock_enable(hi2c->clock); 723b844655cSEtienne Carriere base = get_base(hi2c); 724b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_BUSY; 725b844655cSEtienne Carriere 726b844655cSEtienne Carriere /* Disable the selected I2C peripheral */ 727b844655cSEtienne Carriere io_clrbits32(base + I2C_CR1, I2C_CR1_PE); 728b844655cSEtienne Carriere 729b844655cSEtienne Carriere /* Configure I2Cx: Frequency range */ 730b844655cSEtienne Carriere io_write32(base + I2C_TIMINGR, timing & TIMINGR_CLEAR_MASK); 731b844655cSEtienne Carriere 732b844655cSEtienne Carriere /* Disable Own Address1 before set the Own Address1 configuration */ 733b844655cSEtienne Carriere io_write32(base + I2C_OAR1, 0); 734b844655cSEtienne Carriere 735b844655cSEtienne Carriere /* Configure I2Cx: Own Address1 and ack own address1 mode */ 736b844655cSEtienne Carriere if (init_data->addr_mode_10b_not_7b) 737b844655cSEtienne Carriere io_write32(base + I2C_OAR1, 738b844655cSEtienne Carriere I2C_OAR1_OA1EN | I2C_OAR1_OA1MODE | 739b844655cSEtienne Carriere init_data->own_address1); 740b844655cSEtienne Carriere else 741b844655cSEtienne Carriere io_write32(base + I2C_OAR1, 742b844655cSEtienne Carriere I2C_OAR1_OA1EN | init_data->own_address1); 743b844655cSEtienne Carriere 744b844655cSEtienne Carriere /* Configure I2Cx: Addressing Master mode */ 745b844655cSEtienne Carriere io_write32(base + I2C_CR2, 0); 746b844655cSEtienne Carriere if (init_data->addr_mode_10b_not_7b) 747b844655cSEtienne Carriere io_setbits32(base + I2C_CR2, I2C_CR2_ADD10); 748b844655cSEtienne Carriere 749b844655cSEtienne Carriere /* 750b844655cSEtienne Carriere * Enable the AUTOEND by default, and enable NACK 751b844655cSEtienne Carriere * (should be disabled only during Slave process). 752b844655cSEtienne Carriere */ 753b844655cSEtienne Carriere io_setbits32(base + I2C_CR2, I2C_CR2_AUTOEND | I2C_CR2_NACK); 754b844655cSEtienne Carriere 755b844655cSEtienne Carriere /* Disable Own Address2 before set the Own Address2 configuration */ 756b844655cSEtienne Carriere io_write32(base + I2C_OAR2, 0); 757b844655cSEtienne Carriere 758b844655cSEtienne Carriere /* Configure I2Cx: Dual mode and Own Address2 */ 759b844655cSEtienne Carriere if (init_data->dual_address_mode) 760b844655cSEtienne Carriere io_write32(base + I2C_OAR2, 761b844655cSEtienne Carriere I2C_OAR2_OA2EN | init_data->own_address2 | 762b844655cSEtienne Carriere (init_data->own_address2_masks << 8)); 763b844655cSEtienne Carriere 764b844655cSEtienne Carriere /* Configure I2Cx: Generalcall and NoStretch mode */ 765b844655cSEtienne Carriere val = 0; 766b844655cSEtienne Carriere if (init_data->general_call_mode) 767b844655cSEtienne Carriere val |= I2C_CR1_GCEN; 768b844655cSEtienne Carriere if (init_data->no_stretch_mode) 769b844655cSEtienne Carriere val |= I2C_CR1_NOSTRETCH; 770b844655cSEtienne Carriere io_write32(base + I2C_CR1, val); 771b844655cSEtienne Carriere 772b844655cSEtienne Carriere /* Enable the selected I2C peripheral */ 773b844655cSEtienne Carriere io_setbits32(base + I2C_CR1, I2C_CR1_PE); 774b844655cSEtienne Carriere 775b844655cSEtienne Carriere hi2c->i2c_err = I2C_ERROR_NONE; 776b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 777b844655cSEtienne Carriere 778b844655cSEtienne Carriere rc = i2c_config_analog_filter(hi2c, init_data->analog_filter); 779b844655cSEtienne Carriere if (rc) 780b844655cSEtienne Carriere EMSG("I2C analog filter error %d", rc); 781b844655cSEtienne Carriere 782b844655cSEtienne Carriere stm32_clock_disable(hi2c->clock); 783b844655cSEtienne Carriere 784b844655cSEtienne Carriere return rc; 785b844655cSEtienne Carriere } 786b844655cSEtienne Carriere 787b844655cSEtienne Carriere /* I2C transmit (TX) data register flush sequence */ 788b844655cSEtienne Carriere static void i2c_flush_txdr(struct i2c_handle_s *hi2c) 789b844655cSEtienne Carriere { 790b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 791b844655cSEtienne Carriere 792b844655cSEtienne Carriere /* 793b844655cSEtienne Carriere * If a pending TXIS flag is set, 794b844655cSEtienne Carriere * write a dummy data in TXDR to clear it. 795b844655cSEtienne Carriere */ 796b844655cSEtienne Carriere if (io_read32(base + I2C_ISR) & I2C_ISR_TXIS) 797b844655cSEtienne Carriere io_write32(base + I2C_TXDR, 0); 798b844655cSEtienne Carriere 799b844655cSEtienne Carriere /* Flush TX register if not empty */ 800b844655cSEtienne Carriere if ((io_read32(base + I2C_ISR) & I2C_ISR_TXE) == 0) 801b844655cSEtienne Carriere io_setbits32(base + I2C_ISR, I2C_ISR_TXE); 802b844655cSEtienne Carriere } 803b844655cSEtienne Carriere 804b844655cSEtienne Carriere /* 805b844655cSEtienne Carriere * Wait for a single target I2C_ISR bit to reach an awaited value (0 or 1) 806b844655cSEtienne Carriere * 807b844655cSEtienne Carriere * @hi2c: I2C handle structure 808b844655cSEtienne Carriere * @bit_mask: Bit mask for the target single bit position to consider 809b844655cSEtienne Carriere * @awaited_value: Awaited value of the target bit in I2C_ISR, 0 or 1 810b844655cSEtienne Carriere * @timeout_ref: Expriation timeout reference 811b844655cSEtienne Carriere * Return 0 on success and a non-zero value on timeout 812b844655cSEtienne Carriere */ 813b844655cSEtienne Carriere static int wait_isr_event(struct i2c_handle_s *hi2c, uint32_t bit_mask, 814b844655cSEtienne Carriere unsigned int awaited_value, uint64_t timeout_ref) 815b844655cSEtienne Carriere { 816b844655cSEtienne Carriere vaddr_t isr = get_base(hi2c) + I2C_ISR; 817b844655cSEtienne Carriere 818b844655cSEtienne Carriere assert(IS_POWER_OF_TWO(bit_mask) && !(awaited_value & ~1U)); 819b844655cSEtienne Carriere 820b844655cSEtienne Carriere /* May timeout while TEE thread is suspended */ 821b844655cSEtienne Carriere while (!timeout_elapsed(timeout_ref)) 822b844655cSEtienne Carriere if (!!(io_read32(isr) & bit_mask) == awaited_value) 823b844655cSEtienne Carriere break; 824b844655cSEtienne Carriere 825b844655cSEtienne Carriere if (!!(io_read32(isr) & bit_mask) == awaited_value) 826b844655cSEtienne Carriere return 0; 827b844655cSEtienne Carriere 828b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 829b844655cSEtienne Carriere return -1; 830b844655cSEtienne Carriere } 831b844655cSEtienne Carriere 832b844655cSEtienne Carriere /* Handle Acknowledge-Failed sequence detection during an I2C Communication */ 833b844655cSEtienne Carriere static int i2c_ack_failed(struct i2c_handle_s *hi2c, uint64_t timeout_ref) 834b844655cSEtienne Carriere { 835b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 836b844655cSEtienne Carriere 837b844655cSEtienne Carriere if ((io_read32(base + I2C_ISR) & I2C_ISR_NACKF) == 0U) 838b844655cSEtienne Carriere return 0; 839b844655cSEtienne Carriere 840b844655cSEtienne Carriere /* 841b844655cSEtienne Carriere * Wait until STOP Flag is reset. Use polling method. 842b844655cSEtienne Carriere * AutoEnd should be initiate after AF. 843b844655cSEtienne Carriere * Timeout may elpased while TEE thread is suspended. 844b844655cSEtienne Carriere */ 845b844655cSEtienne Carriere while (!timeout_elapsed(timeout_ref)) 846b844655cSEtienne Carriere if (io_read32(base + I2C_ISR) & I2C_ISR_STOPF) 847b844655cSEtienne Carriere break; 848b844655cSEtienne Carriere 849b844655cSEtienne Carriere if ((io_read32(base + I2C_ISR) & I2C_ISR_STOPF) == 0) { 850b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 851b844655cSEtienne Carriere return -1; 852b844655cSEtienne Carriere } 853b844655cSEtienne Carriere 854b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_NACKF); 855b844655cSEtienne Carriere 856b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 857b844655cSEtienne Carriere 858b844655cSEtienne Carriere i2c_flush_txdr(hi2c); 859b844655cSEtienne Carriere 860b844655cSEtienne Carriere io_clrbits32(base + I2C_CR2, CR2_RESET_MASK); 861b844655cSEtienne Carriere 862b844655cSEtienne Carriere hi2c->i2c_err |= I2C_ERROR_ACKF; 863b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 864b844655cSEtienne Carriere 865b844655cSEtienne Carriere return -1; 866b844655cSEtienne Carriere } 867b844655cSEtienne Carriere 868b844655cSEtienne Carriere /* Wait TXIS bit is 1 in I2C_ISR register */ 869b844655cSEtienne Carriere static int i2c_wait_txis(struct i2c_handle_s *hi2c, uint64_t timeout_ref) 870b844655cSEtienne Carriere { 871b844655cSEtienne Carriere while (!timeout_elapsed(timeout_ref)) { 872b844655cSEtienne Carriere if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_TXIS) 873b844655cSEtienne Carriere break; 874b844655cSEtienne Carriere if (i2c_ack_failed(hi2c, timeout_ref)) 875b844655cSEtienne Carriere return -1; 876b844655cSEtienne Carriere } 877b844655cSEtienne Carriere 878b844655cSEtienne Carriere if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_TXIS) 879b844655cSEtienne Carriere return 0; 880b844655cSEtienne Carriere 881b844655cSEtienne Carriere if (i2c_ack_failed(hi2c, timeout_ref)) 882b844655cSEtienne Carriere return -1; 883b844655cSEtienne Carriere 884b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 885b844655cSEtienne Carriere return -1; 886b844655cSEtienne Carriere } 887b844655cSEtienne Carriere 888b844655cSEtienne Carriere /* Wait STOPF bit is 1 in I2C_ISR register */ 889b844655cSEtienne Carriere static int i2c_wait_stop(struct i2c_handle_s *hi2c, uint64_t timeout_ref) 890b844655cSEtienne Carriere { 891ae49405bSEtienne Carriere while (!timeout_elapsed(timeout_ref)) { 892b844655cSEtienne Carriere if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_STOPF) 893b844655cSEtienne Carriere break; 894b844655cSEtienne Carriere 895b844655cSEtienne Carriere if (i2c_ack_failed(hi2c, timeout_ref)) 896b844655cSEtienne Carriere return -1; 897b844655cSEtienne Carriere } 898b844655cSEtienne Carriere 899b844655cSEtienne Carriere if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_STOPF) 900b844655cSEtienne Carriere return 0; 901b844655cSEtienne Carriere 902b844655cSEtienne Carriere if (i2c_ack_failed(hi2c, timeout_ref)) 903b844655cSEtienne Carriere return -1; 904b844655cSEtienne Carriere 905b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 906b844655cSEtienne Carriere return -1; 907b844655cSEtienne Carriere } 908b844655cSEtienne Carriere 909b844655cSEtienne Carriere /* 910b844655cSEtienne Carriere * Load I2C_CR2 register for a I2C transfer 911b844655cSEtienne Carriere * 912b844655cSEtienne Carriere * @hi2c: I2C handle structure 913b844655cSEtienne Carriere * @dev_addr: Slave address to be transferred 914b844655cSEtienne Carriere * @size: Number of bytes to be transferred 915b844655cSEtienne Carriere * @i2c_mode: One of I2C_{RELOAD|AUTOEND|SOFTEND}_MODE: Enable Reload mode. 916b844655cSEtienne Carriere * @startstop: One of I2C_NO_STARTSTOP, I2C_GENERATE_STOP, 917b844655cSEtienne Carriere * I2C_GENERATE_START_{READ|WRITE} 918b844655cSEtienne Carriere */ 919b844655cSEtienne Carriere static void i2c_transfer_config(struct i2c_handle_s *hi2c, uint32_t dev_addr, 920b844655cSEtienne Carriere uint32_t size, uint32_t i2c_mode, 921b844655cSEtienne Carriere uint32_t startstop) 922b844655cSEtienne Carriere { 923b844655cSEtienne Carriere uint32_t clr_value = I2C_CR2_SADD | I2C_CR2_NBYTES | I2C_CR2_RELOAD | 924b844655cSEtienne Carriere I2C_CR2_AUTOEND | I2C_CR2_START | I2C_CR2_STOP | 925b844655cSEtienne Carriere (I2C_CR2_RD_WRN & 926b844655cSEtienne Carriere (startstop >> (31U - I2C_CR2_RD_WRN_OFFSET))); 927b844655cSEtienne Carriere uint32_t set_value = (dev_addr & I2C_CR2_SADD) | 928b844655cSEtienne Carriere ((size << I2C_CR2_NBYTES_OFFSET) & 929b844655cSEtienne Carriere I2C_CR2_NBYTES) | 930b844655cSEtienne Carriere i2c_mode | startstop; 931b844655cSEtienne Carriere 932b844655cSEtienne Carriere io_clrsetbits32(get_base(hi2c) + I2C_CR2, clr_value, set_value); 933b844655cSEtienne Carriere } 934b844655cSEtienne Carriere 935b844655cSEtienne Carriere /* 936b844655cSEtienne Carriere * Master sends target device address followed by internal memory 937b844655cSEtienne Carriere * address for a memory write request. 938b844655cSEtienne Carriere * Function returns 0 on success or a negative value. 939b844655cSEtienne Carriere */ 940b844655cSEtienne Carriere static int i2c_request_mem_write(struct i2c_handle_s *hi2c, 941b844655cSEtienne Carriere struct i2c_request *request, 942b844655cSEtienne Carriere uint64_t timeout_ref) 943b844655cSEtienne Carriere { 944b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 945b844655cSEtienne Carriere 946b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, request->mem_addr_size, 947b844655cSEtienne Carriere I2C_RELOAD_MODE, I2C_GENERATE_START_WRITE); 948b844655cSEtienne Carriere 949b844655cSEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 950b844655cSEtienne Carriere return -1; 951b844655cSEtienne Carriere 952b844655cSEtienne Carriere if (request->mem_addr_size == I2C_MEMADD_SIZE_8BIT) { 953b844655cSEtienne Carriere /* Send memory address */ 954b844655cSEtienne Carriere io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU); 955b844655cSEtienne Carriere } else { 956b844655cSEtienne Carriere /* Send MSB of memory address */ 957b844655cSEtienne Carriere io_write8(base + I2C_TXDR, (request->mem_addr & 0xFF00U) >> 8); 958b844655cSEtienne Carriere 959b844655cSEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 960b844655cSEtienne Carriere return -1; 961b844655cSEtienne Carriere 962b844655cSEtienne Carriere /* Send LSB of memory address */ 963b844655cSEtienne Carriere io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU); 964b844655cSEtienne Carriere } 965b844655cSEtienne Carriere 966b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref)) 967b844655cSEtienne Carriere return -1; 968b844655cSEtienne Carriere 969b844655cSEtienne Carriere return 0; 970b844655cSEtienne Carriere } 971b844655cSEtienne Carriere 972b844655cSEtienne Carriere /* 973b844655cSEtienne Carriere * Master sends target device address followed by internal memory 974b844655cSEtienne Carriere * address to prepare a memory read request. 975b844655cSEtienne Carriere * Function returns 0 on success or a negative value. 976b844655cSEtienne Carriere */ 977b844655cSEtienne Carriere static int i2c_request_mem_read(struct i2c_handle_s *hi2c, 978b844655cSEtienne Carriere struct i2c_request *request, 979b844655cSEtienne Carriere uint64_t timeout_ref) 980b844655cSEtienne Carriere { 981b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 982b844655cSEtienne Carriere 983b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, request->mem_addr_size, 984b844655cSEtienne Carriere I2C_SOFTEND_MODE, I2C_GENERATE_START_WRITE); 985b844655cSEtienne Carriere 986b844655cSEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 987b844655cSEtienne Carriere return -1; 988b844655cSEtienne Carriere 989b844655cSEtienne Carriere if (request->mem_addr_size == I2C_MEMADD_SIZE_8BIT) { 990b844655cSEtienne Carriere /* Send memory address */ 991b844655cSEtienne Carriere io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU); 992b844655cSEtienne Carriere } else { 993b844655cSEtienne Carriere /* Send MSB of memory address */ 994b844655cSEtienne Carriere io_write8(base + I2C_TXDR, (request->mem_addr & 0xFF00U) >> 8); 995b844655cSEtienne Carriere 996b844655cSEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 997b844655cSEtienne Carriere return -1; 998b844655cSEtienne Carriere 999b844655cSEtienne Carriere /* Send LSB of memory address */ 1000b844655cSEtienne Carriere io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU); 1001b844655cSEtienne Carriere } 1002b844655cSEtienne Carriere 1003b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_TC, 1, timeout_ref)) 1004b844655cSEtienne Carriere return -1; 1005b844655cSEtienne Carriere 1006b844655cSEtienne Carriere return 0; 1007b844655cSEtienne Carriere } 1008b844655cSEtienne Carriere 1009b844655cSEtienne Carriere /* 1010b844655cSEtienne Carriere * Write an amount of data in blocking mode 1011b844655cSEtienne Carriere * 1012b844655cSEtienne Carriere * @hi2c: Reference to struct i2c_handle_s 1013b844655cSEtienne Carriere * @request: I2C request parameters 1014b844655cSEtienne Carriere * @p_data: Pointer to data buffer 1015b844655cSEtienne Carriere * @size: Amount of data to be sent 1016b844655cSEtienne Carriere * Return 0 on success or a negative value 1017b844655cSEtienne Carriere */ 1018b844655cSEtienne Carriere static int i2c_write(struct i2c_handle_s *hi2c, struct i2c_request *request, 1019b844655cSEtienne Carriere uint8_t *p_data, uint16_t size) 1020b844655cSEtienne Carriere { 1021b844655cSEtienne Carriere uint64_t timeout_ref = 0; 1022b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 1023b844655cSEtienne Carriere int rc = -1; 1024b844655cSEtienne Carriere uint8_t *p_buff = p_data; 1025b844655cSEtienne Carriere size_t xfer_size = 0; 1026b844655cSEtienne Carriere size_t xfer_count = size; 1027b844655cSEtienne Carriere 1028b844655cSEtienne Carriere if (request->mode != I2C_MODE_MASTER && request->mode != I2C_MODE_MEM) 1029b844655cSEtienne Carriere return -1; 1030b844655cSEtienne Carriere 1031b844655cSEtienne Carriere if (hi2c->i2c_state != I2C_STATE_READY) 1032b844655cSEtienne Carriere return -1; 1033b844655cSEtienne Carriere 1034b844655cSEtienne Carriere if (!p_data || !size) 1035b844655cSEtienne Carriere return -1; 1036b844655cSEtienne Carriere 1037b844655cSEtienne Carriere stm32_clock_enable(hi2c->clock); 1038b844655cSEtienne Carriere 1039b844655cSEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_MS * 1000); 1040b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_BUSY, 0, timeout_ref)) 1041b844655cSEtienne Carriere goto bail; 1042b844655cSEtienne Carriere 1043b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_BUSY_TX; 1044b844655cSEtienne Carriere hi2c->i2c_err = I2C_ERROR_NONE; 1045b844655cSEtienne Carriere timeout_ref = timeout_init_us(request->timeout_ms * 1000); 1046b844655cSEtienne Carriere 1047b844655cSEtienne Carriere if (request->mode == I2C_MODE_MEM) { 1048b844655cSEtienne Carriere /* In memory mode, send slave address and memory address */ 1049b844655cSEtienne Carriere if (i2c_request_mem_write(hi2c, request, timeout_ref)) 1050b844655cSEtienne Carriere goto bail; 1051b844655cSEtienne Carriere 1052b844655cSEtienne Carriere if (xfer_count > MAX_NBYTE_SIZE) { 1053b844655cSEtienne Carriere xfer_size = MAX_NBYTE_SIZE; 1054b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1055b844655cSEtienne Carriere I2C_RELOAD_MODE, I2C_NO_STARTSTOP); 1056b844655cSEtienne Carriere } else { 1057b844655cSEtienne Carriere xfer_size = xfer_count; 1058b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1059b844655cSEtienne Carriere I2C_AUTOEND_MODE, I2C_NO_STARTSTOP); 1060b844655cSEtienne Carriere } 1061b844655cSEtienne Carriere } else { 1062b844655cSEtienne Carriere /* In master mode, send slave address */ 1063b844655cSEtienne Carriere if (xfer_count > MAX_NBYTE_SIZE) { 1064b844655cSEtienne Carriere xfer_size = MAX_NBYTE_SIZE; 1065b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1066b844655cSEtienne Carriere I2C_RELOAD_MODE, 1067b844655cSEtienne Carriere I2C_GENERATE_START_WRITE); 1068b844655cSEtienne Carriere } else { 1069b844655cSEtienne Carriere xfer_size = xfer_count; 1070b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1071b844655cSEtienne Carriere I2C_AUTOEND_MODE, 1072b844655cSEtienne Carriere I2C_GENERATE_START_WRITE); 1073b844655cSEtienne Carriere } 1074b844655cSEtienne Carriere } 1075b844655cSEtienne Carriere 1076b844655cSEtienne Carriere do { 1077b844655cSEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 1078b844655cSEtienne Carriere goto bail; 1079b844655cSEtienne Carriere 1080b844655cSEtienne Carriere io_write8(base + I2C_TXDR, *p_buff); 1081b844655cSEtienne Carriere p_buff++; 1082b844655cSEtienne Carriere xfer_count--; 1083b844655cSEtienne Carriere xfer_size--; 1084b844655cSEtienne Carriere 1085b844655cSEtienne Carriere if (xfer_count && !xfer_size) { 1086b844655cSEtienne Carriere /* Wait until TCR flag is set */ 1087b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref)) 1088b844655cSEtienne Carriere goto bail; 1089b844655cSEtienne Carriere 1090b844655cSEtienne Carriere if (xfer_count > MAX_NBYTE_SIZE) { 1091b844655cSEtienne Carriere xfer_size = MAX_NBYTE_SIZE; 1092b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, 1093b844655cSEtienne Carriere xfer_size, 1094b844655cSEtienne Carriere I2C_RELOAD_MODE, 1095b844655cSEtienne Carriere I2C_NO_STARTSTOP); 1096b844655cSEtienne Carriere } else { 1097b844655cSEtienne Carriere xfer_size = xfer_count; 1098b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, 1099b844655cSEtienne Carriere xfer_size, 1100b844655cSEtienne Carriere I2C_AUTOEND_MODE, 1101b844655cSEtienne Carriere I2C_NO_STARTSTOP); 1102b844655cSEtienne Carriere } 1103b844655cSEtienne Carriere } 1104b844655cSEtienne Carriere 1105b844655cSEtienne Carriere } while (xfer_count > 0U); 1106b844655cSEtienne Carriere 1107b844655cSEtienne Carriere /* 1108b844655cSEtienne Carriere * No need to Check TC flag, with AUTOEND mode the stop 1109b844655cSEtienne Carriere * is automatically generated. 1110b844655cSEtienne Carriere * Wait until STOPF flag is reset. 1111b844655cSEtienne Carriere */ 1112b844655cSEtienne Carriere if (i2c_wait_stop(hi2c, timeout_ref)) 1113b844655cSEtienne Carriere goto bail; 1114b844655cSEtienne Carriere 1115b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1116b844655cSEtienne Carriere 1117b844655cSEtienne Carriere io_clrbits32(base + I2C_CR2, CR2_RESET_MASK); 1118b844655cSEtienne Carriere 1119b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 1120b844655cSEtienne Carriere 1121b844655cSEtienne Carriere rc = 0; 1122b844655cSEtienne Carriere 1123b844655cSEtienne Carriere bail: 1124b844655cSEtienne Carriere stm32_clock_disable(hi2c->clock); 1125b844655cSEtienne Carriere 1126b844655cSEtienne Carriere return rc; 1127b844655cSEtienne Carriere } 1128b844655cSEtienne Carriere 1129b844655cSEtienne Carriere int stm32_i2c_mem_write(struct i2c_handle_s *hi2c, uint32_t dev_addr, 1130b844655cSEtienne Carriere uint32_t mem_addr, uint32_t mem_addr_size, 1131b844655cSEtienne Carriere uint8_t *p_data, size_t size, unsigned int timeout_ms) 1132b844655cSEtienne Carriere { 1133b844655cSEtienne Carriere struct i2c_request request = { 1134b844655cSEtienne Carriere .dev_addr = dev_addr, 1135b844655cSEtienne Carriere .mode = I2C_MODE_MEM, 1136b844655cSEtienne Carriere .mem_addr = mem_addr, 1137b844655cSEtienne Carriere .mem_addr_size = mem_addr_size, 1138b844655cSEtienne Carriere .timeout_ms = timeout_ms, 1139b844655cSEtienne Carriere }; 1140b844655cSEtienne Carriere 1141b844655cSEtienne Carriere return i2c_write(hi2c, &request, p_data, size); 1142b844655cSEtienne Carriere } 1143b844655cSEtienne Carriere 1144b844655cSEtienne Carriere int stm32_i2c_master_transmit(struct i2c_handle_s *hi2c, uint32_t dev_addr, 1145b844655cSEtienne Carriere uint8_t *p_data, size_t size, 1146b844655cSEtienne Carriere unsigned int timeout_ms) 1147b844655cSEtienne Carriere { 1148b844655cSEtienne Carriere struct i2c_request request = { 1149b844655cSEtienne Carriere .dev_addr = dev_addr, 1150b844655cSEtienne Carriere .mode = I2C_MODE_MASTER, 1151b844655cSEtienne Carriere .timeout_ms = timeout_ms, 1152b844655cSEtienne Carriere }; 1153b844655cSEtienne Carriere 1154b844655cSEtienne Carriere return i2c_write(hi2c, &request, p_data, size); 1155b844655cSEtienne Carriere } 1156b844655cSEtienne Carriere 1157834ce4c6SEtienne Carriere int stm32_i2c_read_write_membyte(struct i2c_handle_s *hi2c, uint16_t dev_addr, 1158834ce4c6SEtienne Carriere unsigned int mem_addr, uint8_t *p_data, 1159834ce4c6SEtienne Carriere bool write) 1160834ce4c6SEtienne Carriere { 1161834ce4c6SEtienne Carriere uint64_t timeout_ref = 0; 1162834ce4c6SEtienne Carriere uintptr_t base = get_base(hi2c); 1163834ce4c6SEtienne Carriere int rc = -1; 1164834ce4c6SEtienne Carriere uint8_t *p_buff = p_data; 1165834ce4c6SEtienne Carriere uint32_t event_mask = 0; 1166834ce4c6SEtienne Carriere 1167834ce4c6SEtienne Carriere if (hi2c->i2c_state != I2C_STATE_READY || !p_data) 1168834ce4c6SEtienne Carriere return -1; 1169834ce4c6SEtienne Carriere 1170834ce4c6SEtienne Carriere stm32_clock_enable(hi2c->clock); 1171834ce4c6SEtienne Carriere 1172834ce4c6SEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US); 1173834ce4c6SEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_BUSY, 0, timeout_ref)) 1174834ce4c6SEtienne Carriere goto bail; 1175834ce4c6SEtienne Carriere 1176834ce4c6SEtienne Carriere hi2c->i2c_state = write ? I2C_STATE_BUSY_TX : I2C_STATE_BUSY_RX; 1177834ce4c6SEtienne Carriere hi2c->i2c_err = I2C_ERROR_NONE; 1178834ce4c6SEtienne Carriere 1179834ce4c6SEtienne Carriere i2c_transfer_config(hi2c, dev_addr, I2C_MEMADD_SIZE_8BIT, 1180834ce4c6SEtienne Carriere write ? I2C_RELOAD_MODE : I2C_SOFTEND_MODE, 1181834ce4c6SEtienne Carriere I2C_GENERATE_START_WRITE); 1182834ce4c6SEtienne Carriere 1183834ce4c6SEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US); 1184834ce4c6SEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 1185834ce4c6SEtienne Carriere goto bail; 1186834ce4c6SEtienne Carriere 1187834ce4c6SEtienne Carriere io_write8(base + I2C_TXDR, mem_addr); 1188834ce4c6SEtienne Carriere 1189834ce4c6SEtienne Carriere if (write) 1190834ce4c6SEtienne Carriere event_mask = I2C_ISR_TCR; 1191834ce4c6SEtienne Carriere else 1192834ce4c6SEtienne Carriere event_mask = I2C_ISR_TC; 1193834ce4c6SEtienne Carriere 1194834ce4c6SEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US); 1195834ce4c6SEtienne Carriere if (wait_isr_event(hi2c, event_mask, 1, timeout_ref)) 1196834ce4c6SEtienne Carriere goto bail; 1197834ce4c6SEtienne Carriere 1198834ce4c6SEtienne Carriere i2c_transfer_config(hi2c, dev_addr, I2C_MEMADD_SIZE_8BIT, 1199834ce4c6SEtienne Carriere I2C_AUTOEND_MODE, 1200834ce4c6SEtienne Carriere write ? I2C_NO_STARTSTOP : I2C_GENERATE_START_READ); 1201834ce4c6SEtienne Carriere 1202834ce4c6SEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US); 1203834ce4c6SEtienne Carriere if (write) { 1204834ce4c6SEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 1205834ce4c6SEtienne Carriere goto bail; 1206834ce4c6SEtienne Carriere 1207834ce4c6SEtienne Carriere io_write8(base + I2C_TXDR, *p_buff); 1208834ce4c6SEtienne Carriere } else { 1209834ce4c6SEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_RXNE, 1, timeout_ref)) 1210834ce4c6SEtienne Carriere goto bail; 1211834ce4c6SEtienne Carriere 1212834ce4c6SEtienne Carriere *p_buff = io_read8(base + I2C_RXDR); 1213834ce4c6SEtienne Carriere } 1214834ce4c6SEtienne Carriere 1215834ce4c6SEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US); 1216834ce4c6SEtienne Carriere if (i2c_wait_stop(hi2c, timeout_ref)) 1217834ce4c6SEtienne Carriere goto bail; 1218834ce4c6SEtienne Carriere 1219834ce4c6SEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1220834ce4c6SEtienne Carriere io_clrbits32(base + I2C_CR2, CR2_RESET_MASK); 1221834ce4c6SEtienne Carriere 1222834ce4c6SEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 1223834ce4c6SEtienne Carriere 1224834ce4c6SEtienne Carriere rc = 0; 1225834ce4c6SEtienne Carriere 1226834ce4c6SEtienne Carriere bail: 1227834ce4c6SEtienne Carriere stm32_clock_disable(hi2c->clock); 1228834ce4c6SEtienne Carriere 1229834ce4c6SEtienne Carriere return rc; 1230834ce4c6SEtienne Carriere } 1231834ce4c6SEtienne Carriere 1232b844655cSEtienne Carriere /* 1233b844655cSEtienne Carriere * Read an amount of data in blocking mode 1234b844655cSEtienne Carriere * 1235b844655cSEtienne Carriere * @hi2c: Reference to struct i2c_handle_s 1236b844655cSEtienne Carriere * @request: I2C request parameters 1237b844655cSEtienne Carriere * @p_data: Pointer to data buffer 1238b844655cSEtienne Carriere * @size: Amount of data to be sent 1239b844655cSEtienne Carriere * Return 0 on success or a negative value 1240b844655cSEtienne Carriere */ 1241b844655cSEtienne Carriere static int i2c_read(struct i2c_handle_s *hi2c, struct i2c_request *request, 1242b844655cSEtienne Carriere uint8_t *p_data, uint32_t size) 1243b844655cSEtienne Carriere { 1244b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 1245b844655cSEtienne Carriere uint64_t timeout_ref = 0; 1246b844655cSEtienne Carriere int rc = -1; 1247b844655cSEtienne Carriere uint8_t *p_buff = p_data; 1248b844655cSEtienne Carriere size_t xfer_count = size; 1249b844655cSEtienne Carriere size_t xfer_size = 0; 1250b844655cSEtienne Carriere 1251b844655cSEtienne Carriere if (request->mode != I2C_MODE_MASTER && request->mode != I2C_MODE_MEM) 1252b844655cSEtienne Carriere return -1; 1253b844655cSEtienne Carriere 1254b844655cSEtienne Carriere if (hi2c->i2c_state != I2C_STATE_READY) 1255b844655cSEtienne Carriere return -1; 1256b844655cSEtienne Carriere 1257b844655cSEtienne Carriere if (!p_data || !size) 1258b844655cSEtienne Carriere return -1; 1259b844655cSEtienne Carriere 1260b844655cSEtienne Carriere stm32_clock_enable(hi2c->clock); 1261b844655cSEtienne Carriere 1262b844655cSEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_MS * 1000); 1263b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_BUSY, 0, timeout_ref)) 1264b844655cSEtienne Carriere goto bail; 1265b844655cSEtienne Carriere 1266b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_BUSY_RX; 1267b844655cSEtienne Carriere hi2c->i2c_err = I2C_ERROR_NONE; 1268b844655cSEtienne Carriere timeout_ref = timeout_init_us(request->timeout_ms * 1000); 1269b844655cSEtienne Carriere 1270b844655cSEtienne Carriere if (request->mode == I2C_MODE_MEM) { 1271b844655cSEtienne Carriere /* Send memory address */ 1272b844655cSEtienne Carriere if (i2c_request_mem_read(hi2c, request, timeout_ref)) 1273b844655cSEtienne Carriere goto bail; 1274b844655cSEtienne Carriere } 1275b844655cSEtienne Carriere 1276b844655cSEtienne Carriere /* 1277b844655cSEtienne Carriere * Send slave address. 1278b844655cSEtienne Carriere * Set NBYTES to write and reload if xfer_count > MAX_NBYTE_SIZE 1279b844655cSEtienne Carriere * and generate RESTART. 1280b844655cSEtienne Carriere */ 1281b844655cSEtienne Carriere if (xfer_count > MAX_NBYTE_SIZE) { 1282b844655cSEtienne Carriere xfer_size = MAX_NBYTE_SIZE; 1283b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1284b844655cSEtienne Carriere I2C_RELOAD_MODE, I2C_GENERATE_START_READ); 1285b844655cSEtienne Carriere } else { 1286b844655cSEtienne Carriere xfer_size = xfer_count; 1287b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1288b844655cSEtienne Carriere I2C_AUTOEND_MODE, I2C_GENERATE_START_READ); 1289b844655cSEtienne Carriere } 1290b844655cSEtienne Carriere 1291b844655cSEtienne Carriere do { 1292b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_RXNE, 1, timeout_ref)) 1293b844655cSEtienne Carriere goto bail; 1294b844655cSEtienne Carriere 1295b844655cSEtienne Carriere *p_buff = io_read8(base + I2C_RXDR); 1296b844655cSEtienne Carriere p_buff++; 1297b844655cSEtienne Carriere xfer_size--; 1298b844655cSEtienne Carriere xfer_count--; 1299b844655cSEtienne Carriere 1300b844655cSEtienne Carriere if (xfer_count && !xfer_size) { 1301b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref)) 1302b844655cSEtienne Carriere goto bail; 1303b844655cSEtienne Carriere 1304b844655cSEtienne Carriere if (xfer_count > MAX_NBYTE_SIZE) { 1305b844655cSEtienne Carriere xfer_size = MAX_NBYTE_SIZE; 1306b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, 1307b844655cSEtienne Carriere xfer_size, 1308b844655cSEtienne Carriere I2C_RELOAD_MODE, 1309b844655cSEtienne Carriere I2C_NO_STARTSTOP); 1310b844655cSEtienne Carriere } else { 1311b844655cSEtienne Carriere xfer_size = xfer_count; 1312b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, 1313b844655cSEtienne Carriere xfer_size, 1314b844655cSEtienne Carriere I2C_AUTOEND_MODE, 1315b844655cSEtienne Carriere I2C_NO_STARTSTOP); 1316b844655cSEtienne Carriere } 1317b844655cSEtienne Carriere } 1318b844655cSEtienne Carriere } while (xfer_count > 0U); 1319b844655cSEtienne Carriere 1320b844655cSEtienne Carriere /* 1321b844655cSEtienne Carriere * No need to Check TC flag, with AUTOEND mode the stop 1322b844655cSEtienne Carriere * is automatically generated. 1323b844655cSEtienne Carriere * Wait until STOPF flag is reset. 1324b844655cSEtienne Carriere */ 1325b844655cSEtienne Carriere if (i2c_wait_stop(hi2c, timeout_ref)) 1326b844655cSEtienne Carriere goto bail; 1327b844655cSEtienne Carriere 1328b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1329b844655cSEtienne Carriere 1330b844655cSEtienne Carriere io_clrbits32(base + I2C_CR2, CR2_RESET_MASK); 1331b844655cSEtienne Carriere 1332b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 1333b844655cSEtienne Carriere 1334b844655cSEtienne Carriere rc = 0; 1335b844655cSEtienne Carriere 1336b844655cSEtienne Carriere bail: 1337b844655cSEtienne Carriere stm32_clock_disable(hi2c->clock); 1338b844655cSEtienne Carriere 1339b844655cSEtienne Carriere return rc; 1340b844655cSEtienne Carriere } 1341b844655cSEtienne Carriere 1342b844655cSEtienne Carriere int stm32_i2c_mem_read(struct i2c_handle_s *hi2c, uint32_t dev_addr, 1343b844655cSEtienne Carriere uint32_t mem_addr, uint32_t mem_addr_size, 1344b844655cSEtienne Carriere uint8_t *p_data, size_t size, unsigned int timeout_ms) 1345b844655cSEtienne Carriere { 1346b844655cSEtienne Carriere struct i2c_request request = { 1347b844655cSEtienne Carriere .dev_addr = dev_addr, 1348b844655cSEtienne Carriere .mode = I2C_MODE_MEM, 1349b844655cSEtienne Carriere .mem_addr = mem_addr, 1350b844655cSEtienne Carriere .mem_addr_size = mem_addr_size, 1351b844655cSEtienne Carriere .timeout_ms = timeout_ms, 1352b844655cSEtienne Carriere }; 1353b844655cSEtienne Carriere 1354b844655cSEtienne Carriere return i2c_read(hi2c, &request, p_data, size); 1355b844655cSEtienne Carriere } 1356b844655cSEtienne Carriere 1357b844655cSEtienne Carriere int stm32_i2c_master_receive(struct i2c_handle_s *hi2c, uint32_t dev_addr, 1358b844655cSEtienne Carriere uint8_t *p_data, size_t size, 1359b844655cSEtienne Carriere unsigned int timeout_ms) 1360b844655cSEtienne Carriere { 1361b844655cSEtienne Carriere struct i2c_request request = { 1362b844655cSEtienne Carriere .dev_addr = dev_addr, 1363b844655cSEtienne Carriere .mode = I2C_MODE_MASTER, 1364b844655cSEtienne Carriere .timeout_ms = timeout_ms, 1365b844655cSEtienne Carriere }; 1366b844655cSEtienne Carriere 1367b844655cSEtienne Carriere return i2c_read(hi2c, &request, p_data, size); 1368b844655cSEtienne Carriere } 1369b844655cSEtienne Carriere 1370b844655cSEtienne Carriere bool stm32_i2c_is_device_ready(struct i2c_handle_s *hi2c, uint32_t dev_addr, 1371b844655cSEtienne Carriere unsigned int trials, unsigned int timeout_ms) 1372b844655cSEtienne Carriere { 1373b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 1374b844655cSEtienne Carriere unsigned int i2c_trials = 0U; 1375b844655cSEtienne Carriere bool rc = false; 1376b844655cSEtienne Carriere 1377b844655cSEtienne Carriere if (hi2c->i2c_state != I2C_STATE_READY) 1378b844655cSEtienne Carriere return rc; 1379b844655cSEtienne Carriere 1380b844655cSEtienne Carriere stm32_clock_enable(hi2c->clock); 1381b844655cSEtienne Carriere 1382b844655cSEtienne Carriere if (io_read32(base + I2C_ISR) & I2C_ISR_BUSY) 1383b844655cSEtienne Carriere goto bail; 1384b844655cSEtienne Carriere 1385b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_BUSY; 1386b844655cSEtienne Carriere hi2c->i2c_err = I2C_ERROR_NONE; 1387b844655cSEtienne Carriere 1388b844655cSEtienne Carriere do { 1389b844655cSEtienne Carriere uint64_t timeout_ref = 0; 1390b844655cSEtienne Carriere vaddr_t isr = base + I2C_ISR; 1391b844655cSEtienne Carriere 1392b844655cSEtienne Carriere /* Generate Start */ 1393b844655cSEtienne Carriere if ((io_read32(base + I2C_OAR1) & I2C_OAR1_OA1MODE) == 0) 1394b844655cSEtienne Carriere io_write32(base + I2C_CR2, 1395b844655cSEtienne Carriere ((dev_addr & I2C_CR2_SADD) | 1396b844655cSEtienne Carriere I2C_CR2_START | I2C_CR2_AUTOEND) & 1397b844655cSEtienne Carriere ~I2C_CR2_RD_WRN); 1398b844655cSEtienne Carriere else 1399b844655cSEtienne Carriere io_write32(base + I2C_CR2, 1400b844655cSEtienne Carriere ((dev_addr & I2C_CR2_SADD) | 1401b844655cSEtienne Carriere I2C_CR2_START | I2C_CR2_ADD10) & 1402b844655cSEtienne Carriere ~I2C_CR2_RD_WRN); 1403b844655cSEtienne Carriere 1404b844655cSEtienne Carriere /* 1405b844655cSEtienne Carriere * No need to Check TC flag, with AUTOEND mode the stop 1406b844655cSEtienne Carriere * is automatically generated. 1407b844655cSEtienne Carriere * Wait until STOPF flag is set or a NACK flag is set. 1408b844655cSEtienne Carriere */ 1409b844655cSEtienne Carriere timeout_ref = timeout_init_us(timeout_ms * 1000); 1410b844655cSEtienne Carriere while (!timeout_elapsed(timeout_ref)) 1411b844655cSEtienne Carriere if (io_read32(isr) & (I2C_ISR_STOPF | I2C_ISR_NACKF)) 1412b844655cSEtienne Carriere break; 1413b844655cSEtienne Carriere 1414b844655cSEtienne Carriere if ((io_read32(isr) & (I2C_ISR_STOPF | I2C_ISR_NACKF)) == 0) { 1415b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 1416b844655cSEtienne Carriere goto bail; 1417b844655cSEtienne Carriere } 1418b844655cSEtienne Carriere 1419b844655cSEtienne Carriere if ((io_read32(base + I2C_ISR) & I2C_ISR_NACKF) == 0U) { 1420b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref)) 1421b844655cSEtienne Carriere goto bail; 1422b844655cSEtienne Carriere 1423b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1424b844655cSEtienne Carriere 1425b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 1426b844655cSEtienne Carriere 1427b844655cSEtienne Carriere rc = true; 1428b844655cSEtienne Carriere goto bail; 1429b844655cSEtienne Carriere } 1430b844655cSEtienne Carriere 1431b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref)) 1432b844655cSEtienne Carriere goto bail; 1433b844655cSEtienne Carriere 1434b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_NACKF); 1435b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1436b844655cSEtienne Carriere 1437b844655cSEtienne Carriere if (i2c_trials == trials) { 1438b844655cSEtienne Carriere io_setbits32(base + I2C_CR2, I2C_CR2_STOP); 1439b844655cSEtienne Carriere 1440b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref)) 1441b844655cSEtienne Carriere goto bail; 1442b844655cSEtienne Carriere 1443b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1444b844655cSEtienne Carriere } 1445b844655cSEtienne Carriere 1446b844655cSEtienne Carriere i2c_trials++; 1447b844655cSEtienne Carriere } while (i2c_trials < trials); 1448b844655cSEtienne Carriere 1449b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 1450b844655cSEtienne Carriere 1451b844655cSEtienne Carriere bail: 1452b844655cSEtienne Carriere stm32_clock_disable(hi2c->clock); 1453b844655cSEtienne Carriere 1454b844655cSEtienne Carriere return rc; 1455b844655cSEtienne Carriere } 1456b844655cSEtienne Carriere 1457b844655cSEtienne Carriere void stm32_i2c_resume(struct i2c_handle_s *hi2c) 1458b844655cSEtienne Carriere { 1459b844655cSEtienne Carriere if (hi2c->i2c_state == I2C_STATE_READY) 1460b844655cSEtienne Carriere return; 1461b844655cSEtienne Carriere 1462b844655cSEtienne Carriere if ((hi2c->i2c_state != I2C_STATE_RESET) && 1463b844655cSEtienne Carriere (hi2c->i2c_state != I2C_STATE_SUSPENDED)) 1464b844655cSEtienne Carriere panic(); 1465b844655cSEtienne Carriere 1466c75303f7SEtienne Carriere stm32_pinctrl_load_active_cfg(hi2c->pinctrl, hi2c->pinctrl_count); 1467c75303f7SEtienne Carriere 1468b844655cSEtienne Carriere if (hi2c->i2c_state == I2C_STATE_RESET) { 1469c75303f7SEtienne Carriere /* There is no valid I2C configuration to be loaded yet */ 1470b844655cSEtienne Carriere return; 1471b844655cSEtienne Carriere } 1472b844655cSEtienne Carriere 1473b844655cSEtienne Carriere restore_cfg(hi2c, &hi2c->sec_cfg); 1474b844655cSEtienne Carriere 1475b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 1476b844655cSEtienne Carriere } 1477b844655cSEtienne Carriere 1478b844655cSEtienne Carriere void stm32_i2c_suspend(struct i2c_handle_s *hi2c) 1479b844655cSEtienne Carriere { 1480b844655cSEtienne Carriere if (hi2c->i2c_state == I2C_STATE_SUSPENDED) 1481b844655cSEtienne Carriere return; 1482b844655cSEtienne Carriere 1483b844655cSEtienne Carriere if (hi2c->i2c_state != I2C_STATE_READY) 1484b844655cSEtienne Carriere panic(); 1485b844655cSEtienne Carriere 1486b844655cSEtienne Carriere save_cfg(hi2c, &hi2c->sec_cfg); 1487c75303f7SEtienne Carriere stm32_pinctrl_load_standby_cfg(hi2c->pinctrl, hi2c->pinctrl_count); 1488b844655cSEtienne Carriere 1489b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_SUSPENDED; 1490b844655cSEtienne Carriere } 1491