1b844655cSEtienne Carriere // SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause) 2b844655cSEtienne Carriere /* 3*bdde1c99SEtienne Carriere * Copyright (c) 2017-2024, STMicroelectronics 4b844655cSEtienne Carriere * 5b844655cSEtienne Carriere * The driver API is defined in header file stm32_i2c.h. 6b844655cSEtienne Carriere * 7b844655cSEtienne Carriere * I2C bus driver does not register to the PM framework. It is the 8b844655cSEtienne Carriere * responsibility of the bus owner to call the related STM32 I2C driver 9b844655cSEtienne Carriere * API functions when bus suspends or resumes. 10b844655cSEtienne Carriere */ 11b844655cSEtienne Carriere 12b844655cSEtienne Carriere #include <arm.h> 13929ec061SEtienne Carriere #include <drivers/clk.h> 14929ec061SEtienne Carriere #include <drivers/clk_dt.h> 1573ba32ebSEtienne Carriere #include <drivers/pinctrl.h> 1673ba32ebSEtienne Carriere #include <drivers/stm32_gpio.h> 17b844655cSEtienne Carriere #include <drivers/stm32_i2c.h> 18b844655cSEtienne Carriere #include <io.h> 1937fbce01SEtienne Carriere #include <kernel/boot.h> 20b844655cSEtienne Carriere #include <kernel/delay.h> 21b844655cSEtienne Carriere #include <kernel/dt.h> 225bc9f8e5SEtienne Carriere #include <kernel/dt_driver.h> 23*bdde1c99SEtienne Carriere #include <kernel/mutex_pm_aware.h> 24b844655cSEtienne Carriere #include <kernel/panic.h> 25b844655cSEtienne Carriere #include <libfdt.h> 26b844655cSEtienne Carriere #include <stdbool.h> 27b844655cSEtienne Carriere #include <stdlib.h> 28b844655cSEtienne Carriere #include <stm32_util.h> 29b844655cSEtienne Carriere #include <trace.h> 30b844655cSEtienne Carriere 31b844655cSEtienne Carriere /* STM32 I2C registers offsets */ 32b844655cSEtienne Carriere #define I2C_CR1 0x00U 33b844655cSEtienne Carriere #define I2C_CR2 0x04U 34b844655cSEtienne Carriere #define I2C_OAR1 0x08U 35b844655cSEtienne Carriere #define I2C_OAR2 0x0CU 36b844655cSEtienne Carriere #define I2C_TIMINGR 0x10U 37b844655cSEtienne Carriere #define I2C_TIMEOUTR 0x14U 38b844655cSEtienne Carriere #define I2C_ISR 0x18U 39b844655cSEtienne Carriere #define I2C_ICR 0x1CU 40b844655cSEtienne Carriere #define I2C_PECR 0x20U 41b844655cSEtienne Carriere #define I2C_RXDR 0x24U 42b844655cSEtienne Carriere #define I2C_TXDR 0x28U 43c2e4eb43SAnton Rybakov #define I2C_SIZE 0x2CU 44b844655cSEtienne Carriere 45b844655cSEtienne Carriere /* Bit definition for I2C_CR1 register */ 46b844655cSEtienne Carriere #define I2C_CR1_PE BIT(0) 47b844655cSEtienne Carriere #define I2C_CR1_TXIE BIT(1) 48b844655cSEtienne Carriere #define I2C_CR1_RXIE BIT(2) 49b844655cSEtienne Carriere #define I2C_CR1_ADDRIE BIT(3) 50b844655cSEtienne Carriere #define I2C_CR1_NACKIE BIT(4) 51b844655cSEtienne Carriere #define I2C_CR1_STOPIE BIT(5) 52b844655cSEtienne Carriere #define I2C_CR1_TCIE BIT(6) 53b844655cSEtienne Carriere #define I2C_CR1_ERRIE BIT(7) 54b844655cSEtienne Carriere #define I2C_CR1_DNF GENMASK_32(11, 8) 55b844655cSEtienne Carriere #define I2C_CR1_ANFOFF BIT(12) 56b844655cSEtienne Carriere #define I2C_CR1_SWRST BIT(13) 57b844655cSEtienne Carriere #define I2C_CR1_TXDMAEN BIT(14) 58b844655cSEtienne Carriere #define I2C_CR1_RXDMAEN BIT(15) 59b844655cSEtienne Carriere #define I2C_CR1_SBC BIT(16) 60b844655cSEtienne Carriere #define I2C_CR1_NOSTRETCH BIT(17) 61b844655cSEtienne Carriere #define I2C_CR1_WUPEN BIT(18) 62b844655cSEtienne Carriere #define I2C_CR1_GCEN BIT(19) 63b844655cSEtienne Carriere #define I2C_CR1_SMBHEN BIT(22) 64b844655cSEtienne Carriere #define I2C_CR1_SMBDEN BIT(21) 65b844655cSEtienne Carriere #define I2C_CR1_ALERTEN BIT(22) 66b844655cSEtienne Carriere #define I2C_CR1_PECEN BIT(23) 67b844655cSEtienne Carriere 68b844655cSEtienne Carriere /* Bit definition for I2C_CR2 register */ 69b844655cSEtienne Carriere #define I2C_CR2_SADD GENMASK_32(9, 0) 70b844655cSEtienne Carriere #define I2C_CR2_RD_WRN BIT(10) 71b844655cSEtienne Carriere #define I2C_CR2_RD_WRN_OFFSET 10U 72b844655cSEtienne Carriere #define I2C_CR2_ADD10 BIT(11) 73b844655cSEtienne Carriere #define I2C_CR2_HEAD10R BIT(12) 74b844655cSEtienne Carriere #define I2C_CR2_START BIT(13) 75b844655cSEtienne Carriere #define I2C_CR2_STOP BIT(14) 76b844655cSEtienne Carriere #define I2C_CR2_NACK BIT(15) 77b844655cSEtienne Carriere #define I2C_CR2_NBYTES GENMASK_32(23, 16) 78b844655cSEtienne Carriere #define I2C_CR2_NBYTES_OFFSET 16U 79b844655cSEtienne Carriere #define I2C_CR2_RELOAD BIT(24) 80b844655cSEtienne Carriere #define I2C_CR2_AUTOEND BIT(25) 81b844655cSEtienne Carriere #define I2C_CR2_PECBYTE BIT(26) 82b844655cSEtienne Carriere 83b844655cSEtienne Carriere /* Bit definition for I2C_OAR1 register */ 84b844655cSEtienne Carriere #define I2C_OAR1_OA1 GENMASK_32(9, 0) 85b844655cSEtienne Carriere #define I2C_OAR1_OA1MODE BIT(10) 86b844655cSEtienne Carriere #define I2C_OAR1_OA1EN BIT(15) 87b844655cSEtienne Carriere 88b844655cSEtienne Carriere /* Bit definition for I2C_OAR2 register */ 89b844655cSEtienne Carriere #define I2C_OAR2_OA2 GENMASK_32(7, 1) 90b844655cSEtienne Carriere #define I2C_OAR2_OA2MSK GENMASK_32(10, 8) 91b844655cSEtienne Carriere #define I2C_OAR2_OA2NOMASK 0 92b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK01 BIT(8) 93b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK02 BIT(9) 94b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK03 GENMASK_32(9, 8) 95b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK04 BIT(10) 96b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK05 (BIT(8) | BIT(10)) 97b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK06 (BIT(9) | BIT(10)) 98b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK07 GENMASK_32(10, 8) 99b844655cSEtienne Carriere #define I2C_OAR2_OA2EN BIT(15) 100b844655cSEtienne Carriere 101b844655cSEtienne Carriere /* Bit definition for I2C_TIMINGR register */ 102b844655cSEtienne Carriere #define I2C_TIMINGR_SCLL GENMASK_32(7, 0) 103b844655cSEtienne Carriere #define I2C_TIMINGR_SCLH GENMASK_32(15, 8) 104b844655cSEtienne Carriere #define I2C_TIMINGR_SDADEL GENMASK_32(19, 16) 105b844655cSEtienne Carriere #define I2C_TIMINGR_SCLDEL GENMASK_32(23, 20) 106b844655cSEtienne Carriere #define I2C_TIMINGR_PRESC GENMASK_32(31, 28) 107b844655cSEtienne Carriere #define I2C_TIMINGR_SCLL_MAX (I2C_TIMINGR_SCLL + 1) 108b844655cSEtienne Carriere #define I2C_TIMINGR_SCLH_MAX ((I2C_TIMINGR_SCLH >> 8) + 1) 109b844655cSEtienne Carriere #define I2C_TIMINGR_SDADEL_MAX ((I2C_TIMINGR_SDADEL >> 16) + 1) 110b844655cSEtienne Carriere #define I2C_TIMINGR_SCLDEL_MAX ((I2C_TIMINGR_SCLDEL >> 20) + 1) 111b844655cSEtienne Carriere #define I2C_TIMINGR_PRESC_MAX ((I2C_TIMINGR_PRESC >> 28) + 1) 112b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLL(n) ((n) & \ 113b844655cSEtienne Carriere (I2C_TIMINGR_SCLL_MAX - 1)) 114b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLH(n) (((n) & \ 115b844655cSEtienne Carriere (I2C_TIMINGR_SCLH_MAX - 1)) << 8) 116b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SDADEL(n) (((n) & \ 117b844655cSEtienne Carriere (I2C_TIMINGR_SDADEL_MAX - 1)) << 16) 118b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLDEL(n) (((n) & \ 119b844655cSEtienne Carriere (I2C_TIMINGR_SCLDEL_MAX - 1)) << 20) 120b844655cSEtienne Carriere #define I2C_SET_TIMINGR_PRESC(n) (((n) & \ 121b844655cSEtienne Carriere (I2C_TIMINGR_PRESC_MAX - 1)) << 28) 122b844655cSEtienne Carriere 123b844655cSEtienne Carriere /* Bit definition for I2C_TIMEOUTR register */ 124b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMEOUTA GENMASK_32(11, 0) 125b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIDLE BIT(12) 126b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMOUTEN BIT(15) 127b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMEOUTB GENMASK_32(27, 16) 128b844655cSEtienne Carriere #define I2C_TIMEOUTR_TEXTEN BIT(31) 129b844655cSEtienne Carriere 130b844655cSEtienne Carriere /* Bit definition for I2C_ISR register */ 131b844655cSEtienne Carriere #define I2C_ISR_TXE BIT(0) 132b844655cSEtienne Carriere #define I2C_ISR_TXIS BIT(1) 133b844655cSEtienne Carriere #define I2C_ISR_RXNE BIT(2) 134b844655cSEtienne Carriere #define I2C_ISR_ADDR BIT(3) 135b844655cSEtienne Carriere #define I2C_ISR_NACKF BIT(4) 136b844655cSEtienne Carriere #define I2C_ISR_STOPF BIT(5) 137b844655cSEtienne Carriere #define I2C_ISR_TC BIT(6) 138b844655cSEtienne Carriere #define I2C_ISR_TCR BIT(7) 139b844655cSEtienne Carriere #define I2C_ISR_BERR BIT(8) 140b844655cSEtienne Carriere #define I2C_ISR_ARLO BIT(9) 141b844655cSEtienne Carriere #define I2C_ISR_OVR BIT(10) 142b844655cSEtienne Carriere #define I2C_ISR_PECERR BIT(11) 143b844655cSEtienne Carriere #define I2C_ISR_TIMEOUT BIT(12) 144b844655cSEtienne Carriere #define I2C_ISR_ALERT BIT(13) 145b844655cSEtienne Carriere #define I2C_ISR_BUSY BIT(15) 146b844655cSEtienne Carriere #define I2C_ISR_DIR BIT(16) 147b844655cSEtienne Carriere #define I2C_ISR_ADDCODE GENMASK_32(23, 17) 148b844655cSEtienne Carriere 149b844655cSEtienne Carriere /* Bit definition for I2C_ICR register */ 150b844655cSEtienne Carriere #define I2C_ICR_ADDRCF BIT(3) 151b844655cSEtienne Carriere #define I2C_ICR_NACKCF BIT(4) 152b844655cSEtienne Carriere #define I2C_ICR_STOPCF BIT(5) 153b844655cSEtienne Carriere #define I2C_ICR_BERRCF BIT(8) 154b844655cSEtienne Carriere #define I2C_ICR_ARLOCF BIT(9) 155b844655cSEtienne Carriere #define I2C_ICR_OVRCF BIT(10) 156b844655cSEtienne Carriere #define I2C_ICR_PECCF BIT(11) 157b844655cSEtienne Carriere #define I2C_ICR_TIMOUTCF BIT(12) 158b844655cSEtienne Carriere #define I2C_ICR_ALERTCF BIT(13) 159b844655cSEtienne Carriere 160b844655cSEtienne Carriere /* Max data size for a single I2C transfer */ 161b844655cSEtienne Carriere #define MAX_NBYTE_SIZE 255U 162b844655cSEtienne Carriere 1633ebb1380SEtienne Carriere #define I2C_NSEC_PER_SEC 1000000000UL 164834ce4c6SEtienne Carriere #define I2C_TIMEOUT_BUSY_MS 25 165834ce4c6SEtienne Carriere #define I2C_TIMEOUT_BUSY_US (I2C_TIMEOUT_BUSY_MS * 1000) 16698fca444SJorge Ramirez-Ortiz #define I2C_TIMEOUT_RXNE_MS 5 167b844655cSEtienne Carriere 1685bc9f8e5SEtienne Carriere #define I2C_TIMEOUT_DEFAULT_MS 100 1695bc9f8e5SEtienne Carriere 170b844655cSEtienne Carriere #define CR2_RESET_MASK (I2C_CR2_SADD | I2C_CR2_HEAD10R | \ 171b844655cSEtienne Carriere I2C_CR2_NBYTES | I2C_CR2_RELOAD | \ 172b844655cSEtienne Carriere I2C_CR2_RD_WRN) 173b844655cSEtienne Carriere 174b844655cSEtienne Carriere #define TIMINGR_CLEAR_MASK (I2C_TIMINGR_SCLL | I2C_TIMINGR_SCLH | \ 175b844655cSEtienne Carriere I2C_TIMINGR_SDADEL | \ 176b844655cSEtienne Carriere I2C_TIMINGR_SCLDEL | I2C_TIMINGR_PRESC) 177b844655cSEtienne Carriere 178b844655cSEtienne Carriere /* 179b844655cSEtienne Carriere * I2C transfer modes 180b844655cSEtienne Carriere * I2C_RELOAD: Enable Reload mode 181b844655cSEtienne Carriere * I2C_AUTOEND_MODE: Enable automatic end mode 182b844655cSEtienne Carriere * I2C_SOFTEND_MODE: Enable software end mode 183b844655cSEtienne Carriere */ 184b844655cSEtienne Carriere #define I2C_RELOAD_MODE I2C_CR2_RELOAD 185b844655cSEtienne Carriere #define I2C_AUTOEND_MODE I2C_CR2_AUTOEND 186b844655cSEtienne Carriere #define I2C_SOFTEND_MODE 0x0 187b844655cSEtienne Carriere 188b844655cSEtienne Carriere /* 189b844655cSEtienne Carriere * Start/restart/stop I2C transfer requests. 190b844655cSEtienne Carriere * 191b844655cSEtienne Carriere * I2C_NO_STARTSTOP: Don't Generate stop and start condition 192b844655cSEtienne Carriere * I2C_GENERATE_STOP: Generate stop condition (size should be set to 0) 193b844655cSEtienne Carriere * I2C_GENERATE_START_READ: Generate Restart for read request. 194b844655cSEtienne Carriere * I2C_GENERATE_START_WRITE: Generate Restart for write request 195b844655cSEtienne Carriere */ 196b844655cSEtienne Carriere #define I2C_NO_STARTSTOP 0x0 197b844655cSEtienne Carriere #define I2C_GENERATE_STOP (BIT(31) | I2C_CR2_STOP) 198b844655cSEtienne Carriere #define I2C_GENERATE_START_READ (BIT(31) | I2C_CR2_START | \ 199b844655cSEtienne Carriere I2C_CR2_RD_WRN) 200b844655cSEtienne Carriere #define I2C_GENERATE_START_WRITE (BIT(31) | I2C_CR2_START) 201b844655cSEtienne Carriere 202b844655cSEtienne Carriere /* Memory address byte sizes */ 203b844655cSEtienne Carriere #define I2C_MEMADD_SIZE_8BIT 1 204b844655cSEtienne Carriere #define I2C_MEMADD_SIZE_16BIT 2 205b844655cSEtienne Carriere 2063ebb1380SEtienne Carriere /* Effective rate cannot be lower than 80% target rate */ 2073ebb1380SEtienne Carriere #define RATE_MIN(rate) (((rate) * 80U) / 100U) 2083ebb1380SEtienne Carriere 209b844655cSEtienne Carriere /* 210b844655cSEtienne Carriere * struct i2c_spec_s - Private I2C timing specifications. 211b844655cSEtienne Carriere * @rate: I2C bus speed (Hz) 212b844655cSEtienne Carriere * @fall_max: Max fall time of both SDA and SCL signals (ns) 213b844655cSEtienne Carriere * @rise_max: Max rise time of both SDA and SCL signals (ns) 214b844655cSEtienne Carriere * @hddat_min: Min data hold time (ns) 215b844655cSEtienne Carriere * @vddat_max: Max data valid time (ns) 216b844655cSEtienne Carriere * @sudat_min: Min data setup time (ns) 217b844655cSEtienne Carriere * @l_min: Min low period of the SCL clock (ns) 218b844655cSEtienne Carriere * @h_min: Min high period of the SCL clock (ns) 219b844655cSEtienne Carriere */ 220b844655cSEtienne Carriere struct i2c_spec_s { 221b844655cSEtienne Carriere uint32_t rate; 222b844655cSEtienne Carriere uint32_t fall_max; 223b844655cSEtienne Carriere uint32_t rise_max; 224b844655cSEtienne Carriere uint32_t hddat_min; 225b844655cSEtienne Carriere uint32_t vddat_max; 226b844655cSEtienne Carriere uint32_t sudat_min; 227b844655cSEtienne Carriere uint32_t l_min; 228b844655cSEtienne Carriere uint32_t h_min; 229b844655cSEtienne Carriere }; 230b844655cSEtienne Carriere 231b844655cSEtienne Carriere /* 232b844655cSEtienne Carriere * struct i2c_timing_s - Private I2C output parameters. 233b844655cSEtienne Carriere * @scldel: Data setup time 234b844655cSEtienne Carriere * @sdadel: Data hold time 235b844655cSEtienne Carriere * @sclh: SCL high period (master mode) 236b844655cSEtienne Carriere * @sclh: SCL low period (master mode) 237b844655cSEtienne Carriere * @is_saved: True if relating to a configuration candidate 238b844655cSEtienne Carriere */ 239b844655cSEtienne Carriere struct i2c_timing_s { 240b844655cSEtienne Carriere uint8_t scldel; 241b844655cSEtienne Carriere uint8_t sdadel; 242b844655cSEtienne Carriere uint8_t sclh; 243b844655cSEtienne Carriere uint8_t scll; 244b844655cSEtienne Carriere bool is_saved; 245b844655cSEtienne Carriere }; 246b844655cSEtienne Carriere 2473ebb1380SEtienne Carriere /* This table must be sorted in increasing value for field @rate */ 248b844655cSEtienne Carriere static const struct i2c_spec_s i2c_specs[] = { 2493ebb1380SEtienne Carriere /* Standard - 100KHz */ 2503ebb1380SEtienne Carriere { 25161e7d84cSEtienne Carriere .rate = I2C_STANDARD_RATE, 252b844655cSEtienne Carriere .fall_max = 300, 253b844655cSEtienne Carriere .rise_max = 1000, 254b844655cSEtienne Carriere .hddat_min = 0, 255b844655cSEtienne Carriere .vddat_max = 3450, 256b844655cSEtienne Carriere .sudat_min = 250, 257b844655cSEtienne Carriere .l_min = 4700, 258b844655cSEtienne Carriere .h_min = 4000, 259b844655cSEtienne Carriere }, 2603ebb1380SEtienne Carriere /* Fast - 400KHz */ 2613ebb1380SEtienne Carriere { 26261e7d84cSEtienne Carriere .rate = I2C_FAST_RATE, 263b844655cSEtienne Carriere .fall_max = 300, 264b844655cSEtienne Carriere .rise_max = 300, 265b844655cSEtienne Carriere .hddat_min = 0, 266b844655cSEtienne Carriere .vddat_max = 900, 267b844655cSEtienne Carriere .sudat_min = 100, 268b844655cSEtienne Carriere .l_min = 1300, 269b844655cSEtienne Carriere .h_min = 600, 270b844655cSEtienne Carriere }, 2713ebb1380SEtienne Carriere /* FastPlus - 1MHz */ 2723ebb1380SEtienne Carriere { 27361e7d84cSEtienne Carriere .rate = I2C_FAST_PLUS_RATE, 274b844655cSEtienne Carriere .fall_max = 100, 275b844655cSEtienne Carriere .rise_max = 120, 276b844655cSEtienne Carriere .hddat_min = 0, 277b844655cSEtienne Carriere .vddat_max = 450, 278b844655cSEtienne Carriere .sudat_min = 50, 279b844655cSEtienne Carriere .l_min = 500, 280b844655cSEtienne Carriere .h_min = 260, 281b844655cSEtienne Carriere }, 282b844655cSEtienne Carriere }; 283b844655cSEtienne Carriere 284b844655cSEtienne Carriere /* 285b844655cSEtienne Carriere * I2C request parameters 286b844655cSEtienne Carriere * @dev_addr: I2C address of the target device 287b844655cSEtienne Carriere * @mode: Communication mode, one of I2C_MODE_(MASTER|MEM) 288b844655cSEtienne Carriere * @mem_addr: Target memory cell accessed in device (memory mode) 289b844655cSEtienne Carriere * @mem_addr_size: Byte size of the memory cell address (memory mode) 290b844655cSEtienne Carriere * @timeout_ms: Timeout in millisenconds for the request 291b844655cSEtienne Carriere */ 292b844655cSEtienne Carriere struct i2c_request { 293b844655cSEtienne Carriere uint32_t dev_addr; 294b844655cSEtienne Carriere enum i2c_mode_e mode; 295b844655cSEtienne Carriere uint32_t mem_addr; 296b844655cSEtienne Carriere uint32_t mem_addr_size; 297b844655cSEtienne Carriere unsigned int timeout_ms; 298b844655cSEtienne Carriere }; 299b844655cSEtienne Carriere 300b844655cSEtienne Carriere static vaddr_t get_base(struct i2c_handle_s *hi2c) 301b844655cSEtienne Carriere { 302717f942aSLionel Debieve return io_pa_or_va_secure(&hi2c->base, hi2c->reg_size); 303b844655cSEtienne Carriere } 304b844655cSEtienne Carriere 305b844655cSEtienne Carriere static void notif_i2c_timeout(struct i2c_handle_s *hi2c) 306b844655cSEtienne Carriere { 307b844655cSEtienne Carriere hi2c->i2c_err |= I2C_ERROR_TIMEOUT; 308b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 309b844655cSEtienne Carriere } 310b844655cSEtienne Carriere 3113ebb1380SEtienne Carriere static const struct i2c_spec_s *get_specs(uint32_t rate) 3123ebb1380SEtienne Carriere { 3133ebb1380SEtienne Carriere size_t i = 0; 3143ebb1380SEtienne Carriere 3153ebb1380SEtienne Carriere for (i = 0; i < ARRAY_SIZE(i2c_specs); i++) 3163ebb1380SEtienne Carriere if (rate <= i2c_specs[i].rate) 3173ebb1380SEtienne Carriere return i2c_specs + i; 3183ebb1380SEtienne Carriere 3193ebb1380SEtienne Carriere return NULL; 3203ebb1380SEtienne Carriere } 3213ebb1380SEtienne Carriere 322b844655cSEtienne Carriere static void save_cfg(struct i2c_handle_s *hi2c, struct i2c_cfg *cfg) 323b844655cSEtienne Carriere { 324b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 325b844655cSEtienne Carriere 326929ec061SEtienne Carriere clk_enable(hi2c->clock); 327b844655cSEtienne Carriere 328b844655cSEtienne Carriere cfg->cr1 = io_read32(base + I2C_CR1); 329b844655cSEtienne Carriere cfg->cr2 = io_read32(base + I2C_CR2); 330b844655cSEtienne Carriere cfg->oar1 = io_read32(base + I2C_OAR1); 331b844655cSEtienne Carriere cfg->oar2 = io_read32(base + I2C_OAR2); 332b844655cSEtienne Carriere cfg->timingr = io_read32(base + I2C_TIMINGR); 333b844655cSEtienne Carriere 334929ec061SEtienne Carriere clk_disable(hi2c->clock); 335b844655cSEtienne Carriere } 336b844655cSEtienne Carriere 337b844655cSEtienne Carriere static void restore_cfg(struct i2c_handle_s *hi2c, struct i2c_cfg *cfg) 338b844655cSEtienne Carriere { 339b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 340b844655cSEtienne Carriere 341929ec061SEtienne Carriere clk_enable(hi2c->clock); 342b844655cSEtienne Carriere 343b844655cSEtienne Carriere io_clrbits32(base + I2C_CR1, I2C_CR1_PE); 344b844655cSEtienne Carriere io_write32(base + I2C_TIMINGR, cfg->timingr & TIMINGR_CLEAR_MASK); 345b844655cSEtienne Carriere io_write32(base + I2C_OAR1, cfg->oar1); 346b844655cSEtienne Carriere io_write32(base + I2C_CR2, cfg->cr2); 347b844655cSEtienne Carriere io_write32(base + I2C_OAR2, cfg->oar2); 348b844655cSEtienne Carriere io_write32(base + I2C_CR1, cfg->cr1 & ~I2C_CR1_PE); 349b844655cSEtienne Carriere io_setbits32(base + I2C_CR1, cfg->cr1 & I2C_CR1_PE); 350b844655cSEtienne Carriere 351929ec061SEtienne Carriere clk_disable(hi2c->clock); 352b844655cSEtienne Carriere } 353b844655cSEtienne Carriere 354b844655cSEtienne Carriere static void __maybe_unused dump_cfg(struct i2c_cfg *cfg __maybe_unused) 355b844655cSEtienne Carriere { 356c50e170eSEtienne Carriere DMSG("CR1: %#"PRIx32, cfg->cr1); 357c50e170eSEtienne Carriere DMSG("CR2: %#"PRIx32, cfg->cr2); 358c50e170eSEtienne Carriere DMSG("OAR1: %#"PRIx32, cfg->oar1); 359c50e170eSEtienne Carriere DMSG("OAR2: %#"PRIx32, cfg->oar2); 360c50e170eSEtienne Carriere DMSG("TIM: %#"PRIx32, cfg->timingr); 361b844655cSEtienne Carriere } 362b844655cSEtienne Carriere 363b844655cSEtienne Carriere static void __maybe_unused dump_i2c(struct i2c_handle_s *hi2c) 364b844655cSEtienne Carriere { 365b844655cSEtienne Carriere vaddr_t __maybe_unused base = get_base(hi2c); 366b844655cSEtienne Carriere 367929ec061SEtienne Carriere clk_enable(hi2c->clock); 368b844655cSEtienne Carriere 369c50e170eSEtienne Carriere DMSG("CR1: %#"PRIx32, io_read32(base + I2C_CR1)); 370c50e170eSEtienne Carriere DMSG("CR2: %#"PRIx32, io_read32(base + I2C_CR2)); 371c50e170eSEtienne Carriere DMSG("OAR1: %#"PRIx32, io_read32(base + I2C_OAR1)); 372c50e170eSEtienne Carriere DMSG("OAR2: %#"PRIx32, io_read32(base + I2C_OAR2)); 373c50e170eSEtienne Carriere DMSG("TIM: %#"PRIx32, io_read32(base + I2C_TIMINGR)); 374b844655cSEtienne Carriere 375929ec061SEtienne Carriere clk_disable(hi2c->clock); 376b844655cSEtienne Carriere } 377b844655cSEtienne Carriere 378b844655cSEtienne Carriere /* 379b844655cSEtienne Carriere * Compute the I2C device timings 380b844655cSEtienne Carriere * 381b844655cSEtienne Carriere * @init: Ref to the initialization configuration structure 382b844655cSEtienne Carriere * @clock_src: I2C clock source frequency (Hz) 383b844655cSEtienne Carriere * @timing: Pointer to the final computed timing result 384b844655cSEtienne Carriere * Return 0 on success or a negative value 385b844655cSEtienne Carriere */ 386b844655cSEtienne Carriere static int i2c_compute_timing(struct stm32_i2c_init_s *init, 3873ebb1380SEtienne Carriere unsigned long clock_src, uint32_t *timing) 388b844655cSEtienne Carriere { 3893ebb1380SEtienne Carriere const struct i2c_spec_s *specs = NULL; 3903ebb1380SEtienne Carriere uint32_t speed_freq = 0; 391b844655cSEtienne Carriere uint32_t i2cbus = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, speed_freq); 392b844655cSEtienne Carriere uint32_t i2cclk = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, clock_src); 393b844655cSEtienne Carriere uint32_t p_prev = I2C_TIMINGR_PRESC_MAX; 394b844655cSEtienne Carriere uint32_t af_delay_min = 0; 395b844655cSEtienne Carriere uint32_t af_delay_max = 0; 396b844655cSEtienne Carriere uint32_t dnf_delay = 0; 397b844655cSEtienne Carriere uint32_t tsync = 0; 398b844655cSEtienne Carriere uint32_t clk_min = 0; 399b844655cSEtienne Carriere uint32_t clk_max = 0; 400b844655cSEtienne Carriere int clk_error_prev = 0; 401b844655cSEtienne Carriere uint16_t p = 0; 402b844655cSEtienne Carriere uint16_t l = 0; 403b844655cSEtienne Carriere uint16_t a = 0; 404b844655cSEtienne Carriere uint16_t h = 0; 405b844655cSEtienne Carriere unsigned int sdadel_min = 0; 406b844655cSEtienne Carriere unsigned int sdadel_max = 0; 407b844655cSEtienne Carriere unsigned int scldel_min = 0; 408b844655cSEtienne Carriere unsigned int delay = 0; 409b844655cSEtienne Carriere int s = -1; 410b844655cSEtienne Carriere struct i2c_timing_s solutions[I2C_TIMINGR_PRESC_MAX] = { 0 }; 411b844655cSEtienne Carriere 4123ebb1380SEtienne Carriere specs = get_specs(init->bus_rate); 4133ebb1380SEtienne Carriere if (!specs) { 414c50e170eSEtienne Carriere DMSG("I2C speed out of bound: %"PRId32"Hz", init->bus_rate); 415b844655cSEtienne Carriere return -1; 416b844655cSEtienne Carriere } 417b844655cSEtienne Carriere 4183ebb1380SEtienne Carriere speed_freq = specs->rate; 419b844655cSEtienne Carriere i2cbus = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, speed_freq); 420b844655cSEtienne Carriere clk_error_prev = INT_MAX; 421b844655cSEtienne Carriere 4223ebb1380SEtienne Carriere if (init->rise_time > specs->rise_max || 4233ebb1380SEtienne Carriere init->fall_time > specs->fall_max) { 424c50e170eSEtienne Carriere DMSG("I2C rise{%"PRId32">%"PRId32"}/fall{%"PRId32">%"PRId32"}", 4253ebb1380SEtienne Carriere init->rise_time, specs->rise_max, 4263ebb1380SEtienne Carriere init->fall_time, specs->fall_max); 427b844655cSEtienne Carriere return -1; 428b844655cSEtienne Carriere } 429b844655cSEtienne Carriere 430b844655cSEtienne Carriere if (init->digital_filter_coef > STM32_I2C_DIGITAL_FILTER_MAX) { 431c50e170eSEtienne Carriere DMSG("DNF out of bound %"PRId8"/%d", 432b844655cSEtienne Carriere init->digital_filter_coef, STM32_I2C_DIGITAL_FILTER_MAX); 433b844655cSEtienne Carriere return -1; 434b844655cSEtienne Carriere } 435b844655cSEtienne Carriere 436b844655cSEtienne Carriere /* Analog and Digital Filters */ 437b844655cSEtienne Carriere if (init->analog_filter) { 438b844655cSEtienne Carriere af_delay_min = STM32_I2C_ANALOG_FILTER_DELAY_MIN; 439b844655cSEtienne Carriere af_delay_max = STM32_I2C_ANALOG_FILTER_DELAY_MAX; 440b844655cSEtienne Carriere } 441b844655cSEtienne Carriere dnf_delay = init->digital_filter_coef * i2cclk; 442b844655cSEtienne Carriere 4433ebb1380SEtienne Carriere sdadel_min = specs->hddat_min + init->fall_time; 444b844655cSEtienne Carriere delay = af_delay_min - ((init->digital_filter_coef + 3) * i2cclk); 445b844655cSEtienne Carriere if (SUB_OVERFLOW(sdadel_min, delay, &sdadel_min)) 446b844655cSEtienne Carriere sdadel_min = 0; 447b844655cSEtienne Carriere 4483ebb1380SEtienne Carriere sdadel_max = specs->vddat_max - init->rise_time; 449b844655cSEtienne Carriere delay = af_delay_max - ((init->digital_filter_coef + 4) * i2cclk); 450b844655cSEtienne Carriere if (SUB_OVERFLOW(sdadel_max, delay, &sdadel_max)) 451b844655cSEtienne Carriere sdadel_max = 0; 452b844655cSEtienne Carriere 4533ebb1380SEtienne Carriere scldel_min = init->rise_time + specs->sudat_min; 454b844655cSEtienne Carriere 455b844655cSEtienne Carriere DMSG("I2C SDADEL(min/max): %u/%u, SCLDEL(Min): %u", 456b844655cSEtienne Carriere sdadel_min, sdadel_max, scldel_min); 457b844655cSEtienne Carriere 458b844655cSEtienne Carriere /* Compute possible values for PRESC, SCLDEL and SDADEL */ 459b844655cSEtienne Carriere for (p = 0; p < I2C_TIMINGR_PRESC_MAX; p++) { 460b844655cSEtienne Carriere for (l = 0; l < I2C_TIMINGR_SCLDEL_MAX; l++) { 461b844655cSEtienne Carriere uint32_t scldel = (l + 1) * (p + 1) * i2cclk; 462b844655cSEtienne Carriere 463b844655cSEtienne Carriere if (scldel < scldel_min) 464b844655cSEtienne Carriere continue; 465b844655cSEtienne Carriere 466b844655cSEtienne Carriere for (a = 0; a < I2C_TIMINGR_SDADEL_MAX; a++) { 467b844655cSEtienne Carriere uint32_t sdadel = (a * (p + 1) + 1) * i2cclk; 468b844655cSEtienne Carriere 469b844655cSEtienne Carriere if ((sdadel >= sdadel_min) && 470b844655cSEtienne Carriere (sdadel <= sdadel_max) && 471b844655cSEtienne Carriere (p != p_prev)) { 472b844655cSEtienne Carriere solutions[p].scldel = l; 473b844655cSEtienne Carriere solutions[p].sdadel = a; 474b844655cSEtienne Carriere solutions[p].is_saved = true; 475b844655cSEtienne Carriere p_prev = p; 476b844655cSEtienne Carriere break; 477b844655cSEtienne Carriere } 478b844655cSEtienne Carriere } 479b844655cSEtienne Carriere 480b844655cSEtienne Carriere if (p_prev == p) 481b844655cSEtienne Carriere break; 482b844655cSEtienne Carriere } 483b844655cSEtienne Carriere } 484b844655cSEtienne Carriere 485b844655cSEtienne Carriere if (p_prev == I2C_TIMINGR_PRESC_MAX) { 486c50e170eSEtienne Carriere DMSG("I2C no Prescaler solution"); 487b844655cSEtienne Carriere return -1; 488b844655cSEtienne Carriere } 489b844655cSEtienne Carriere 490b844655cSEtienne Carriere tsync = af_delay_min + dnf_delay + (2 * i2cclk); 4913ebb1380SEtienne Carriere clk_max = I2C_NSEC_PER_SEC / RATE_MIN(specs->rate); 4923ebb1380SEtienne Carriere clk_min = I2C_NSEC_PER_SEC / specs->rate; 493b844655cSEtienne Carriere 494b844655cSEtienne Carriere /* 495b844655cSEtienne Carriere * Among prescaler possibilities discovered above figures out SCL Low 496b844655cSEtienne Carriere * and High Period. Provided: 497b844655cSEtienne Carriere * - SCL Low Period has to be higher than Low Period of the SCL Clock 498b844655cSEtienne Carriere * defined by I2C Specification. I2C Clock has to be lower than 499b844655cSEtienne Carriere * (SCL Low Period - Analog/Digital filters) / 4. 500b844655cSEtienne Carriere * - SCL High Period has to be lower than High Period of the SCL Clock 501b844655cSEtienne Carriere * defined by I2C Specification. 502b844655cSEtienne Carriere * - I2C Clock has to be lower than SCL High Period. 503b844655cSEtienne Carriere */ 504b844655cSEtienne Carriere for (p = 0; p < I2C_TIMINGR_PRESC_MAX; p++) { 505b844655cSEtienne Carriere uint32_t prescaler = (p + 1) * i2cclk; 506b844655cSEtienne Carriere 507b844655cSEtienne Carriere if (!solutions[p].is_saved) 508b844655cSEtienne Carriere continue; 509b844655cSEtienne Carriere 510b844655cSEtienne Carriere for (l = 0; l < I2C_TIMINGR_SCLL_MAX; l++) { 511b844655cSEtienne Carriere uint32_t tscl_l = ((l + 1) * prescaler) + tsync; 512b844655cSEtienne Carriere 5133ebb1380SEtienne Carriere if (tscl_l < specs->l_min || 5143ebb1380SEtienne Carriere i2cclk >= ((tscl_l - af_delay_min - dnf_delay) / 4)) 515b844655cSEtienne Carriere continue; 516b844655cSEtienne Carriere 517b844655cSEtienne Carriere for (h = 0; h < I2C_TIMINGR_SCLH_MAX; h++) { 518b844655cSEtienne Carriere uint32_t tscl_h = ((h + 1) * prescaler) + tsync; 519b844655cSEtienne Carriere uint32_t tscl = tscl_l + tscl_h + 520b844655cSEtienne Carriere init->rise_time + 521b844655cSEtienne Carriere init->fall_time; 522b844655cSEtienne Carriere 5233ebb1380SEtienne Carriere if (tscl >= clk_min && tscl <= clk_max && 5243ebb1380SEtienne Carriere tscl_h >= specs->h_min && i2cclk < tscl_h) { 525b844655cSEtienne Carriere int clk_error = tscl - i2cbus; 526b844655cSEtienne Carriere 527b844655cSEtienne Carriere if (clk_error < 0) 528b844655cSEtienne Carriere clk_error = -clk_error; 529b844655cSEtienne Carriere 530b844655cSEtienne Carriere if (clk_error < clk_error_prev) { 531b844655cSEtienne Carriere clk_error_prev = clk_error; 532b844655cSEtienne Carriere solutions[p].scll = l; 533b844655cSEtienne Carriere solutions[p].sclh = h; 534b844655cSEtienne Carriere s = p; 535b844655cSEtienne Carriere } 536b844655cSEtienne Carriere } 537b844655cSEtienne Carriere } 538b844655cSEtienne Carriere } 539b844655cSEtienne Carriere } 540b844655cSEtienne Carriere 541b844655cSEtienne Carriere if (s < 0) { 542c50e170eSEtienne Carriere DMSG("I2C no solution at all"); 543b844655cSEtienne Carriere return -1; 544b844655cSEtienne Carriere } 545b844655cSEtienne Carriere 546b844655cSEtienne Carriere /* Finalize timing settings */ 547b844655cSEtienne Carriere *timing = I2C_SET_TIMINGR_PRESC(s) | 548b844655cSEtienne Carriere I2C_SET_TIMINGR_SCLDEL(solutions[s].scldel) | 549b844655cSEtienne Carriere I2C_SET_TIMINGR_SDADEL(solutions[s].sdadel) | 550b844655cSEtienne Carriere I2C_SET_TIMINGR_SCLH(solutions[s].sclh) | 551b844655cSEtienne Carriere I2C_SET_TIMINGR_SCLL(solutions[s].scll); 552b844655cSEtienne Carriere 553c50e170eSEtienne Carriere DMSG("I2C TIMINGR (PRESC/SCLDEL/SDADEL): %i/%"PRIu8"/%"PRIu8, 554b844655cSEtienne Carriere s, solutions[s].scldel, solutions[s].sdadel); 555c50e170eSEtienne Carriere DMSG("I2C TIMINGR (SCLH/SCLL): %"PRIu8"/%"PRIu8, 556b844655cSEtienne Carriere solutions[s].sclh, solutions[s].scll); 557c50e170eSEtienne Carriere DMSG("I2C TIMINGR: 0x%"PRIx32, *timing); 558b844655cSEtienne Carriere 559b844655cSEtienne Carriere return 0; 560b844655cSEtienne Carriere } 561b844655cSEtienne Carriere 5623ebb1380SEtienne Carriere /* i2c_specs[] must be sorted by increasing rate */ 5633ebb1380SEtienne Carriere static bool __maybe_unused i2c_specs_is_consistent(void) 5643ebb1380SEtienne Carriere { 5653ebb1380SEtienne Carriere size_t i = 0; 5663ebb1380SEtienne Carriere 5673ebb1380SEtienne Carriere COMPILE_TIME_ASSERT(ARRAY_SIZE(i2c_specs)); 5683ebb1380SEtienne Carriere 5693ebb1380SEtienne Carriere for (i = 1; i < ARRAY_SIZE(i2c_specs); i++) 5703ebb1380SEtienne Carriere if (i2c_specs[i - 1].rate >= i2c_specs[i].rate) 5713ebb1380SEtienne Carriere return false; 5723ebb1380SEtienne Carriere 5733ebb1380SEtienne Carriere return true; 5743ebb1380SEtienne Carriere } 5753ebb1380SEtienne Carriere 5763ebb1380SEtienne Carriere /* 5773ebb1380SEtienne Carriere * @brief From requested rate, get the closest I2C rate without exceeding it, 5783ebb1380SEtienne Carriere * within I2C specification values defined in @i2c_specs. 5793ebb1380SEtienne Carriere * @param rate: The requested rate. 5803ebb1380SEtienne Carriere * @retval Found rate, else the lowest value supported by platform. 5813ebb1380SEtienne Carriere */ 5823ebb1380SEtienne Carriere static uint32_t get_lower_rate(uint32_t rate) 5833ebb1380SEtienne Carriere { 5843ebb1380SEtienne Carriere size_t i = 0; 5853ebb1380SEtienne Carriere 5863ebb1380SEtienne Carriere for (i = ARRAY_SIZE(i2c_specs); i > 0; i--) 5873ebb1380SEtienne Carriere if (rate > i2c_specs[i - 1].rate) 5883ebb1380SEtienne Carriere return i2c_specs[i - 1].rate; 5893ebb1380SEtienne Carriere 5903ebb1380SEtienne Carriere return i2c_specs[0].rate; 5913ebb1380SEtienne Carriere } 5923ebb1380SEtienne Carriere 593b844655cSEtienne Carriere /* 594b844655cSEtienne Carriere * Setup the I2C device timings 595b844655cSEtienne Carriere * 596b844655cSEtienne Carriere * @hi2c: I2C handle structure 597b844655cSEtienne Carriere * @init: Ref to the initialization configuration structure 598b844655cSEtienne Carriere * @timing: Output TIMINGR register configuration value 599b844655cSEtienne Carriere * @retval 0 if OK, negative value else 600b844655cSEtienne Carriere */ 601b844655cSEtienne Carriere static int i2c_setup_timing(struct i2c_handle_s *hi2c, 602b844655cSEtienne Carriere struct stm32_i2c_init_s *init, 603b844655cSEtienne Carriere uint32_t *timing) 604b844655cSEtienne Carriere { 605b844655cSEtienne Carriere int rc = 0; 6063ebb1380SEtienne Carriere unsigned long clock_src = 0; 607b844655cSEtienne Carriere 6083ebb1380SEtienne Carriere assert(i2c_specs_is_consistent()); 6093ebb1380SEtienne Carriere 610929ec061SEtienne Carriere clock_src = clk_get_rate(hi2c->clock); 611b844655cSEtienne Carriere if (!clock_src) { 612c50e170eSEtienne Carriere DMSG("Null I2C clock rate"); 613b844655cSEtienne Carriere return -1; 614b844655cSEtienne Carriere } 615b844655cSEtienne Carriere 61631c3d89fSEtienne Carriere /* 61731c3d89fSEtienne Carriere * If the timing has already been computed, and the frequency is the 61831c3d89fSEtienne Carriere * same as when it was computed, then use the saved timing. 61931c3d89fSEtienne Carriere */ 62031c3d89fSEtienne Carriere if (clock_src == hi2c->saved_frequency) { 62131c3d89fSEtienne Carriere *timing = hi2c->saved_timing; 62231c3d89fSEtienne Carriere return 0; 62331c3d89fSEtienne Carriere } 62431c3d89fSEtienne Carriere 625b844655cSEtienne Carriere do { 626b844655cSEtienne Carriere rc = i2c_compute_timing(init, clock_src, timing); 627b844655cSEtienne Carriere if (rc) { 628c50e170eSEtienne Carriere DMSG("Failed to compute I2C timings"); 6293ebb1380SEtienne Carriere if (init->bus_rate > I2C_STANDARD_RATE) { 6303ebb1380SEtienne Carriere init->bus_rate = get_lower_rate(init->bus_rate); 6313ebb1380SEtienne Carriere IMSG("Downgrade I2C speed to %"PRIu32"Hz)", 6323ebb1380SEtienne Carriere init->bus_rate); 633b844655cSEtienne Carriere } else { 634b844655cSEtienne Carriere break; 635b844655cSEtienne Carriere } 636b844655cSEtienne Carriere } 637b844655cSEtienne Carriere } while (rc); 638b844655cSEtienne Carriere 639b844655cSEtienne Carriere if (rc) { 640c50e170eSEtienne Carriere DMSG("Impossible to compute I2C timings"); 641b844655cSEtienne Carriere return rc; 642b844655cSEtienne Carriere } 643b844655cSEtienne Carriere 6443ebb1380SEtienne Carriere DMSG("I2C Freq(%"PRIu32"Hz), Clk Source(%lu)", 6453ebb1380SEtienne Carriere init->bus_rate, clock_src); 646c50e170eSEtienne Carriere DMSG("I2C Rise(%"PRId32") and Fall(%"PRId32") Time", 647b844655cSEtienne Carriere init->rise_time, init->fall_time); 648c50e170eSEtienne Carriere DMSG("I2C Analog Filter(%s), DNF(%"PRIu8")", 649b844655cSEtienne Carriere init->analog_filter ? "On" : "Off", init->digital_filter_coef); 650b844655cSEtienne Carriere 65131c3d89fSEtienne Carriere hi2c->saved_timing = *timing; 65231c3d89fSEtienne Carriere hi2c->saved_frequency = clock_src; 65331c3d89fSEtienne Carriere 654b844655cSEtienne Carriere return 0; 655b844655cSEtienne Carriere } 656b844655cSEtienne Carriere 657b844655cSEtienne Carriere /* 658b844655cSEtienne Carriere * Configure I2C Analog noise filter. 659b844655cSEtienne Carriere * @hi2c: I2C handle structure 660b844655cSEtienne Carriere * @analog_filter_on: True if enabling analog filter, false otherwise 661b844655cSEtienne Carriere */ 66287aead6fSEtienne Carriere static void i2c_config_analog_filter(struct i2c_handle_s *hi2c, 663b844655cSEtienne Carriere bool analog_filter_on) 664b844655cSEtienne Carriere { 665b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 666b844655cSEtienne Carriere 667b844655cSEtienne Carriere /* Disable the selected I2C peripheral */ 668b844655cSEtienne Carriere io_clrbits32(base + I2C_CR1, I2C_CR1_PE); 669b844655cSEtienne Carriere 670b844655cSEtienne Carriere /* Reset I2Cx ANOFF bit */ 671b844655cSEtienne Carriere io_clrbits32(base + I2C_CR1, I2C_CR1_ANFOFF); 672b844655cSEtienne Carriere 673b844655cSEtienne Carriere /* Set analog filter bit if filter is disabled */ 674b844655cSEtienne Carriere if (!analog_filter_on) 675b844655cSEtienne Carriere io_setbits32(base + I2C_CR1, I2C_CR1_ANFOFF); 676b844655cSEtienne Carriere 677b844655cSEtienne Carriere /* Enable the selected I2C peripheral */ 678b844655cSEtienne Carriere io_setbits32(base + I2C_CR1, I2C_CR1_PE); 679b844655cSEtienne Carriere } 680b844655cSEtienne Carriere 6812b81d819SEtienne Carriere TEE_Result stm32_i2c_get_setup_from_fdt(void *fdt, int node, 682c75303f7SEtienne Carriere struct stm32_i2c_init_s *init, 68373ba32ebSEtienne Carriere struct pinctrl_state **pinctrl, 6849ef7a09cSEtienne Carriere struct pinctrl_state **pinctrl_sleep) 685b844655cSEtienne Carriere { 686929ec061SEtienne Carriere TEE_Result res = TEE_ERROR_GENERIC; 687b844655cSEtienne Carriere const fdt32_t *cuint = NULL; 688b844655cSEtienne Carriere struct dt_node_info info = { .status = 0 }; 68973ba32ebSEtienne Carriere int __maybe_unused count = 0; 690b844655cSEtienne Carriere 691b844655cSEtienne Carriere /* Default STM32 specific configs caller may need to overwrite */ 692b844655cSEtienne Carriere memset(init, 0, sizeof(*init)); 693b844655cSEtienne Carriere 694f354a5d8SGatien Chevallier fdt_fill_device_info(fdt, &info, node); 695717f942aSLionel Debieve assert(info.reg != DT_INFO_INVALID_REG && 696929ec061SEtienne Carriere info.reg_size != DT_INFO_INVALID_REG_SIZE); 697717f942aSLionel Debieve 698c6563194SEtienne Carriere init->dt_status = info.status; 699b844655cSEtienne Carriere init->pbase = info.reg; 700717f942aSLionel Debieve init->reg_size = info.reg_size; 701929ec061SEtienne Carriere 702929ec061SEtienne Carriere res = clk_dt_get_by_index(fdt, node, 0, &init->clock); 703929ec061SEtienne Carriere if (res) 704929ec061SEtienne Carriere return res; 705b844655cSEtienne Carriere 706b844655cSEtienne Carriere cuint = fdt_getprop(fdt, node, "i2c-scl-rising-time-ns", NULL); 707b844655cSEtienne Carriere if (cuint) 708b844655cSEtienne Carriere init->rise_time = fdt32_to_cpu(*cuint); 709b844655cSEtienne Carriere else 710b844655cSEtienne Carriere init->rise_time = STM32_I2C_RISE_TIME_DEFAULT; 711b844655cSEtienne Carriere 712b844655cSEtienne Carriere cuint = fdt_getprop(fdt, node, "i2c-scl-falling-time-ns", NULL); 713b844655cSEtienne Carriere if (cuint) 714b844655cSEtienne Carriere init->fall_time = fdt32_to_cpu(*cuint); 715b844655cSEtienne Carriere else 716b844655cSEtienne Carriere init->fall_time = STM32_I2C_FALL_TIME_DEFAULT; 717b844655cSEtienne Carriere 718b844655cSEtienne Carriere cuint = fdt_getprop(fdt, node, "clock-frequency", NULL); 719b844655cSEtienne Carriere if (cuint) { 7203ebb1380SEtienne Carriere init->bus_rate = fdt32_to_cpu(*cuint); 7213ebb1380SEtienne Carriere 7223ebb1380SEtienne Carriere if (init->bus_rate > I2C_FAST_PLUS_RATE) { 7233ebb1380SEtienne Carriere DMSG("Invalid bus speed (%"PRIu32" > %i)", 7243ebb1380SEtienne Carriere init->bus_rate, I2C_FAST_PLUS_RATE); 7252b81d819SEtienne Carriere return TEE_ERROR_GENERIC; 726b844655cSEtienne Carriere } 727b844655cSEtienne Carriere } else { 7283ebb1380SEtienne Carriere init->bus_rate = I2C_STANDARD_RATE; 729b844655cSEtienne Carriere } 730b844655cSEtienne Carriere 73173ba32ebSEtienne Carriere if (pinctrl) { 73273ba32ebSEtienne Carriere res = pinctrl_get_state_by_name(fdt, node, "default", pinctrl); 73373ba32ebSEtienne Carriere if (res) 73473ba32ebSEtienne Carriere return res; 73573ba32ebSEtienne Carriere } 73673ba32ebSEtienne Carriere 73773ba32ebSEtienne Carriere if (pinctrl_sleep) { 73873ba32ebSEtienne Carriere res = pinctrl_get_state_by_name(fdt, node, "sleep", 73973ba32ebSEtienne Carriere pinctrl_sleep); 74073ba32ebSEtienne Carriere if (res == TEE_ERROR_ITEM_NOT_FOUND) 74173ba32ebSEtienne Carriere res = TEE_SUCCESS; 74273ba32ebSEtienne Carriere if (res) 74373ba32ebSEtienne Carriere return res; 74473ba32ebSEtienne Carriere } 745c75303f7SEtienne Carriere 7462b81d819SEtienne Carriere return TEE_SUCCESS; 747b844655cSEtienne Carriere } 748b844655cSEtienne Carriere 749b844655cSEtienne Carriere int stm32_i2c_init(struct i2c_handle_s *hi2c, 750b844655cSEtienne Carriere struct stm32_i2c_init_s *init_data) 751b844655cSEtienne Carriere { 752b844655cSEtienne Carriere int rc = 0; 753b844655cSEtienne Carriere uint32_t timing = 0; 754b844655cSEtienne Carriere vaddr_t base = 0; 755b844655cSEtienne Carriere uint32_t val = 0; 756b844655cSEtienne Carriere 757*bdde1c99SEtienne Carriere mutex_pm_aware_init(&hi2c->mu); 758*bdde1c99SEtienne Carriere 759b844655cSEtienne Carriere rc = i2c_setup_timing(hi2c, init_data, &timing); 760b844655cSEtienne Carriere if (rc) 761b844655cSEtienne Carriere return rc; 762b844655cSEtienne Carriere 763929ec061SEtienne Carriere clk_enable(hi2c->clock); 764929ec061SEtienne Carriere 765b844655cSEtienne Carriere base = get_base(hi2c); 766b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_BUSY; 767b844655cSEtienne Carriere 768b844655cSEtienne Carriere /* Disable the selected I2C peripheral */ 769b844655cSEtienne Carriere io_clrbits32(base + I2C_CR1, I2C_CR1_PE); 770b844655cSEtienne Carriere 771b844655cSEtienne Carriere /* Configure I2Cx: Frequency range */ 772b844655cSEtienne Carriere io_write32(base + I2C_TIMINGR, timing & TIMINGR_CLEAR_MASK); 773b844655cSEtienne Carriere 774b844655cSEtienne Carriere /* Disable Own Address1 before set the Own Address1 configuration */ 775b844655cSEtienne Carriere io_write32(base + I2C_OAR1, 0); 776b844655cSEtienne Carriere 777b844655cSEtienne Carriere /* Configure I2Cx: Own Address1 and ack own address1 mode */ 778b844655cSEtienne Carriere if (init_data->addr_mode_10b_not_7b) 779b844655cSEtienne Carriere io_write32(base + I2C_OAR1, 780b844655cSEtienne Carriere I2C_OAR1_OA1EN | I2C_OAR1_OA1MODE | 781b844655cSEtienne Carriere init_data->own_address1); 782b844655cSEtienne Carriere else 783b844655cSEtienne Carriere io_write32(base + I2C_OAR1, 784b844655cSEtienne Carriere I2C_OAR1_OA1EN | init_data->own_address1); 785b844655cSEtienne Carriere 786b844655cSEtienne Carriere /* Configure I2Cx: Addressing Master mode */ 787b844655cSEtienne Carriere io_write32(base + I2C_CR2, 0); 788b844655cSEtienne Carriere if (init_data->addr_mode_10b_not_7b) 789b844655cSEtienne Carriere io_setbits32(base + I2C_CR2, I2C_CR2_ADD10); 790b844655cSEtienne Carriere 791b844655cSEtienne Carriere /* 792b844655cSEtienne Carriere * Enable the AUTOEND by default, and enable NACK 793b844655cSEtienne Carriere * (should be disabled only during Slave process). 794b844655cSEtienne Carriere */ 795b844655cSEtienne Carriere io_setbits32(base + I2C_CR2, I2C_CR2_AUTOEND | I2C_CR2_NACK); 796b844655cSEtienne Carriere 797b844655cSEtienne Carriere /* Disable Own Address2 before set the Own Address2 configuration */ 798b844655cSEtienne Carriere io_write32(base + I2C_OAR2, 0); 799b844655cSEtienne Carriere 800b844655cSEtienne Carriere /* Configure I2Cx: Dual mode and Own Address2 */ 801b844655cSEtienne Carriere if (init_data->dual_address_mode) 802b844655cSEtienne Carriere io_write32(base + I2C_OAR2, 803b844655cSEtienne Carriere I2C_OAR2_OA2EN | init_data->own_address2 | 804b844655cSEtienne Carriere (init_data->own_address2_masks << 8)); 805b844655cSEtienne Carriere 806b844655cSEtienne Carriere /* Configure I2Cx: Generalcall and NoStretch mode */ 807b844655cSEtienne Carriere val = 0; 808b844655cSEtienne Carriere if (init_data->general_call_mode) 809b844655cSEtienne Carriere val |= I2C_CR1_GCEN; 810b844655cSEtienne Carriere if (init_data->no_stretch_mode) 811b844655cSEtienne Carriere val |= I2C_CR1_NOSTRETCH; 812b844655cSEtienne Carriere io_write32(base + I2C_CR1, val); 813b844655cSEtienne Carriere 814b844655cSEtienne Carriere /* Enable the selected I2C peripheral */ 815b844655cSEtienne Carriere io_setbits32(base + I2C_CR1, I2C_CR1_PE); 816b844655cSEtienne Carriere 817b844655cSEtienne Carriere hi2c->i2c_err = I2C_ERROR_NONE; 818b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 819b844655cSEtienne Carriere 82087aead6fSEtienne Carriere i2c_config_analog_filter(hi2c, init_data->analog_filter); 821b844655cSEtienne Carriere 82273ba32ebSEtienne Carriere if (IS_ENABLED(CFG_STM32MP13)) 82373ba32ebSEtienne Carriere stm32_pinctrl_set_secure_cfg(hi2c->pinctrl, true); 8241c81e5f9SGatien Chevallier 825929ec061SEtienne Carriere clk_disable(hi2c->clock); 826b844655cSEtienne Carriere 8272b9d7661SEtienne Carriere if (hi2c->pinctrl && pinctrl_apply_state(hi2c->pinctrl)) 8282b9d7661SEtienne Carriere return -1; 8292b9d7661SEtienne Carriere 83087aead6fSEtienne Carriere return 0; 831b844655cSEtienne Carriere } 832b844655cSEtienne Carriere 833b844655cSEtienne Carriere /* I2C transmit (TX) data register flush sequence */ 834b844655cSEtienne Carriere static void i2c_flush_txdr(struct i2c_handle_s *hi2c) 835b844655cSEtienne Carriere { 836b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 837b844655cSEtienne Carriere 838b844655cSEtienne Carriere /* 839b844655cSEtienne Carriere * If a pending TXIS flag is set, 840b844655cSEtienne Carriere * write a dummy data in TXDR to clear it. 841b844655cSEtienne Carriere */ 842b844655cSEtienne Carriere if (io_read32(base + I2C_ISR) & I2C_ISR_TXIS) 843b844655cSEtienne Carriere io_write32(base + I2C_TXDR, 0); 844b844655cSEtienne Carriere 845b844655cSEtienne Carriere /* Flush TX register if not empty */ 846b844655cSEtienne Carriere if ((io_read32(base + I2C_ISR) & I2C_ISR_TXE) == 0) 847b844655cSEtienne Carriere io_setbits32(base + I2C_ISR, I2C_ISR_TXE); 848b844655cSEtienne Carriere } 849b844655cSEtienne Carriere 850b844655cSEtienne Carriere /* 851b844655cSEtienne Carriere * Wait for a single target I2C_ISR bit to reach an awaited value (0 or 1) 852b844655cSEtienne Carriere * 853b844655cSEtienne Carriere * @hi2c: I2C handle structure 854b844655cSEtienne Carriere * @bit_mask: Bit mask for the target single bit position to consider 855b844655cSEtienne Carriere * @awaited_value: Awaited value of the target bit in I2C_ISR, 0 or 1 856b844655cSEtienne Carriere * @timeout_ref: Expriation timeout reference 857b844655cSEtienne Carriere * Return 0 on success and a non-zero value on timeout 858b844655cSEtienne Carriere */ 859b844655cSEtienne Carriere static int wait_isr_event(struct i2c_handle_s *hi2c, uint32_t bit_mask, 860b844655cSEtienne Carriere unsigned int awaited_value, uint64_t timeout_ref) 861b844655cSEtienne Carriere { 862b844655cSEtienne Carriere vaddr_t isr = get_base(hi2c) + I2C_ISR; 863b844655cSEtienne Carriere 864b844655cSEtienne Carriere assert(IS_POWER_OF_TWO(bit_mask) && !(awaited_value & ~1U)); 865b844655cSEtienne Carriere 866b844655cSEtienne Carriere /* May timeout while TEE thread is suspended */ 867b844655cSEtienne Carriere while (!timeout_elapsed(timeout_ref)) 868b844655cSEtienne Carriere if (!!(io_read32(isr) & bit_mask) == awaited_value) 869b844655cSEtienne Carriere break; 870b844655cSEtienne Carriere 871b844655cSEtienne Carriere if (!!(io_read32(isr) & bit_mask) == awaited_value) 872b844655cSEtienne Carriere return 0; 873b844655cSEtienne Carriere 874b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 875b844655cSEtienne Carriere return -1; 876b844655cSEtienne Carriere } 877b844655cSEtienne Carriere 878b844655cSEtienne Carriere /* Handle Acknowledge-Failed sequence detection during an I2C Communication */ 879b844655cSEtienne Carriere static int i2c_ack_failed(struct i2c_handle_s *hi2c, uint64_t timeout_ref) 880b844655cSEtienne Carriere { 881b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 882b844655cSEtienne Carriere 883b844655cSEtienne Carriere if ((io_read32(base + I2C_ISR) & I2C_ISR_NACKF) == 0U) 884b844655cSEtienne Carriere return 0; 885b844655cSEtienne Carriere 886b844655cSEtienne Carriere /* 887b844655cSEtienne Carriere * Wait until STOP Flag is reset. Use polling method. 888b844655cSEtienne Carriere * AutoEnd should be initiate after AF. 889b844655cSEtienne Carriere * Timeout may elpased while TEE thread is suspended. 890b844655cSEtienne Carriere */ 891b844655cSEtienne Carriere while (!timeout_elapsed(timeout_ref)) 892b844655cSEtienne Carriere if (io_read32(base + I2C_ISR) & I2C_ISR_STOPF) 893b844655cSEtienne Carriere break; 894b844655cSEtienne Carriere 895b844655cSEtienne Carriere if ((io_read32(base + I2C_ISR) & I2C_ISR_STOPF) == 0) { 896b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 897b844655cSEtienne Carriere return -1; 898b844655cSEtienne Carriere } 899b844655cSEtienne Carriere 900b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_NACKF); 901b844655cSEtienne Carriere 902b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 903b844655cSEtienne Carriere 904b844655cSEtienne Carriere i2c_flush_txdr(hi2c); 905b844655cSEtienne Carriere 906b844655cSEtienne Carriere io_clrbits32(base + I2C_CR2, CR2_RESET_MASK); 907b844655cSEtienne Carriere 908b844655cSEtienne Carriere hi2c->i2c_err |= I2C_ERROR_ACKF; 909b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 910b844655cSEtienne Carriere 911b844655cSEtienne Carriere return -1; 912b844655cSEtienne Carriere } 913b844655cSEtienne Carriere 914b844655cSEtienne Carriere /* Wait TXIS bit is 1 in I2C_ISR register */ 915b844655cSEtienne Carriere static int i2c_wait_txis(struct i2c_handle_s *hi2c, uint64_t timeout_ref) 916b844655cSEtienne Carriere { 917b844655cSEtienne Carriere while (!timeout_elapsed(timeout_ref)) { 918b844655cSEtienne Carriere if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_TXIS) 919b844655cSEtienne Carriere break; 920b844655cSEtienne Carriere if (i2c_ack_failed(hi2c, timeout_ref)) 921b844655cSEtienne Carriere return -1; 922b844655cSEtienne Carriere } 923b844655cSEtienne Carriere 924b844655cSEtienne Carriere if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_TXIS) 925b844655cSEtienne Carriere return 0; 926b844655cSEtienne Carriere 927b844655cSEtienne Carriere if (i2c_ack_failed(hi2c, timeout_ref)) 928b844655cSEtienne Carriere return -1; 929b844655cSEtienne Carriere 930b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 931b844655cSEtienne Carriere return -1; 932b844655cSEtienne Carriere } 933b844655cSEtienne Carriere 934b844655cSEtienne Carriere /* Wait STOPF bit is 1 in I2C_ISR register */ 935b844655cSEtienne Carriere static int i2c_wait_stop(struct i2c_handle_s *hi2c, uint64_t timeout_ref) 936b844655cSEtienne Carriere { 937ae49405bSEtienne Carriere while (!timeout_elapsed(timeout_ref)) { 938b844655cSEtienne Carriere if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_STOPF) 939b844655cSEtienne Carriere break; 940b844655cSEtienne Carriere 941b844655cSEtienne Carriere if (i2c_ack_failed(hi2c, timeout_ref)) 942b844655cSEtienne Carriere return -1; 943b844655cSEtienne Carriere } 944b844655cSEtienne Carriere 945b844655cSEtienne Carriere if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_STOPF) 946b844655cSEtienne Carriere return 0; 947b844655cSEtienne Carriere 948b844655cSEtienne Carriere if (i2c_ack_failed(hi2c, timeout_ref)) 949b844655cSEtienne Carriere return -1; 950b844655cSEtienne Carriere 951b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 952b844655cSEtienne Carriere return -1; 953b844655cSEtienne Carriere } 954b844655cSEtienne Carriere 955b844655cSEtienne Carriere /* 956b844655cSEtienne Carriere * Load I2C_CR2 register for a I2C transfer 957b844655cSEtienne Carriere * 958b844655cSEtienne Carriere * @hi2c: I2C handle structure 959b844655cSEtienne Carriere * @dev_addr: Slave address to be transferred 960b844655cSEtienne Carriere * @size: Number of bytes to be transferred 961b844655cSEtienne Carriere * @i2c_mode: One of I2C_{RELOAD|AUTOEND|SOFTEND}_MODE: Enable Reload mode. 962b844655cSEtienne Carriere * @startstop: One of I2C_NO_STARTSTOP, I2C_GENERATE_STOP, 963b844655cSEtienne Carriere * I2C_GENERATE_START_{READ|WRITE} 964b844655cSEtienne Carriere */ 965b844655cSEtienne Carriere static void i2c_transfer_config(struct i2c_handle_s *hi2c, uint32_t dev_addr, 966b844655cSEtienne Carriere uint32_t size, uint32_t i2c_mode, 967b844655cSEtienne Carriere uint32_t startstop) 968b844655cSEtienne Carriere { 969b844655cSEtienne Carriere uint32_t clr_value = I2C_CR2_SADD | I2C_CR2_NBYTES | I2C_CR2_RELOAD | 970b844655cSEtienne Carriere I2C_CR2_AUTOEND | I2C_CR2_START | I2C_CR2_STOP | 971b844655cSEtienne Carriere (I2C_CR2_RD_WRN & 972b844655cSEtienne Carriere (startstop >> (31U - I2C_CR2_RD_WRN_OFFSET))); 973b844655cSEtienne Carriere uint32_t set_value = (dev_addr & I2C_CR2_SADD) | 974b844655cSEtienne Carriere ((size << I2C_CR2_NBYTES_OFFSET) & 975b844655cSEtienne Carriere I2C_CR2_NBYTES) | 976b844655cSEtienne Carriere i2c_mode | startstop; 977b844655cSEtienne Carriere 978b844655cSEtienne Carriere io_clrsetbits32(get_base(hi2c) + I2C_CR2, clr_value, set_value); 979b844655cSEtienne Carriere } 980b844655cSEtienne Carriere 981b844655cSEtienne Carriere /* 982b844655cSEtienne Carriere * Master sends target device address followed by internal memory 983b844655cSEtienne Carriere * address for a memory write request. 984b844655cSEtienne Carriere * Function returns 0 on success or a negative value. 985b844655cSEtienne Carriere */ 986b844655cSEtienne Carriere static int i2c_request_mem_write(struct i2c_handle_s *hi2c, 987b844655cSEtienne Carriere struct i2c_request *request, 988b844655cSEtienne Carriere uint64_t timeout_ref) 989b844655cSEtienne Carriere { 990b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 991b844655cSEtienne Carriere 992b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, request->mem_addr_size, 993b844655cSEtienne Carriere I2C_RELOAD_MODE, I2C_GENERATE_START_WRITE); 994b844655cSEtienne Carriere 995b844655cSEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 996b844655cSEtienne Carriere return -1; 997b844655cSEtienne Carriere 998b844655cSEtienne Carriere if (request->mem_addr_size == I2C_MEMADD_SIZE_8BIT) { 999b844655cSEtienne Carriere /* Send memory address */ 1000b844655cSEtienne Carriere io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU); 1001b844655cSEtienne Carriere } else { 1002b844655cSEtienne Carriere /* Send MSB of memory address */ 1003b844655cSEtienne Carriere io_write8(base + I2C_TXDR, (request->mem_addr & 0xFF00U) >> 8); 1004b844655cSEtienne Carriere 1005b844655cSEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 1006b844655cSEtienne Carriere return -1; 1007b844655cSEtienne Carriere 1008b844655cSEtienne Carriere /* Send LSB of memory address */ 1009b844655cSEtienne Carriere io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU); 1010b844655cSEtienne Carriere } 1011b844655cSEtienne Carriere 1012b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref)) 1013b844655cSEtienne Carriere return -1; 1014b844655cSEtienne Carriere 1015b844655cSEtienne Carriere return 0; 1016b844655cSEtienne Carriere } 1017b844655cSEtienne Carriere 1018b844655cSEtienne Carriere /* 1019b844655cSEtienne Carriere * Master sends target device address followed by internal memory 1020b844655cSEtienne Carriere * address to prepare a memory read request. 1021b844655cSEtienne Carriere * Function returns 0 on success or a negative value. 1022b844655cSEtienne Carriere */ 1023b844655cSEtienne Carriere static int i2c_request_mem_read(struct i2c_handle_s *hi2c, 1024b844655cSEtienne Carriere struct i2c_request *request, 1025b844655cSEtienne Carriere uint64_t timeout_ref) 1026b844655cSEtienne Carriere { 1027b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 1028b844655cSEtienne Carriere 1029b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, request->mem_addr_size, 1030b844655cSEtienne Carriere I2C_SOFTEND_MODE, I2C_GENERATE_START_WRITE); 1031b844655cSEtienne Carriere 1032b844655cSEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 1033b844655cSEtienne Carriere return -1; 1034b844655cSEtienne Carriere 1035b844655cSEtienne Carriere if (request->mem_addr_size == I2C_MEMADD_SIZE_8BIT) { 1036b844655cSEtienne Carriere /* Send memory address */ 1037b844655cSEtienne Carriere io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU); 1038b844655cSEtienne Carriere } else { 1039b844655cSEtienne Carriere /* Send MSB of memory address */ 1040b844655cSEtienne Carriere io_write8(base + I2C_TXDR, (request->mem_addr & 0xFF00U) >> 8); 1041b844655cSEtienne Carriere 1042b844655cSEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 1043b844655cSEtienne Carriere return -1; 1044b844655cSEtienne Carriere 1045b844655cSEtienne Carriere /* Send LSB of memory address */ 1046b844655cSEtienne Carriere io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU); 1047b844655cSEtienne Carriere } 1048b844655cSEtienne Carriere 1049b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_TC, 1, timeout_ref)) 1050b844655cSEtienne Carriere return -1; 1051b844655cSEtienne Carriere 1052b844655cSEtienne Carriere return 0; 1053b844655cSEtienne Carriere } 1054b844655cSEtienne Carriere 1055b844655cSEtienne Carriere /* 1056b844655cSEtienne Carriere * Write an amount of data in blocking mode 1057b844655cSEtienne Carriere * 1058b844655cSEtienne Carriere * @hi2c: Reference to struct i2c_handle_s 1059b844655cSEtienne Carriere * @request: I2C request parameters 1060b844655cSEtienne Carriere * @p_data: Pointer to data buffer 1061b844655cSEtienne Carriere * @size: Amount of data to be sent 1062b844655cSEtienne Carriere * Return 0 on success or a negative value 1063b844655cSEtienne Carriere */ 10645bc9f8e5SEtienne Carriere static int do_write(struct i2c_handle_s *hi2c, struct i2c_request *request, 1065b844655cSEtienne Carriere uint8_t *p_data, uint16_t size) 1066b844655cSEtienne Carriere { 1067b844655cSEtienne Carriere uint64_t timeout_ref = 0; 1068b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 1069b844655cSEtienne Carriere int rc = -1; 1070b844655cSEtienne Carriere uint8_t *p_buff = p_data; 1071b844655cSEtienne Carriere size_t xfer_size = 0; 1072b844655cSEtienne Carriere size_t xfer_count = size; 1073b844655cSEtienne Carriere 1074b844655cSEtienne Carriere if (request->mode != I2C_MODE_MASTER && request->mode != I2C_MODE_MEM) 1075b844655cSEtienne Carriere return -1; 1076b844655cSEtienne Carriere 1077b844655cSEtienne Carriere if (!p_data || !size) 1078b844655cSEtienne Carriere return -1; 1079b844655cSEtienne Carriere 1080*bdde1c99SEtienne Carriere mutex_pm_aware_lock(&hi2c->mu); 1081*bdde1c99SEtienne Carriere 1082*bdde1c99SEtienne Carriere if (hi2c->i2c_state != I2C_STATE_READY) { 1083*bdde1c99SEtienne Carriere mutex_pm_aware_unlock(&hi2c->mu); 1084*bdde1c99SEtienne Carriere return -1; 1085*bdde1c99SEtienne Carriere } 1086*bdde1c99SEtienne Carriere 1087929ec061SEtienne Carriere clk_enable(hi2c->clock); 1088b844655cSEtienne Carriere 1089b844655cSEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_MS * 1000); 1090b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_BUSY, 0, timeout_ref)) 1091b844655cSEtienne Carriere goto bail; 1092b844655cSEtienne Carriere 1093b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_BUSY_TX; 1094b844655cSEtienne Carriere hi2c->i2c_err = I2C_ERROR_NONE; 1095b844655cSEtienne Carriere timeout_ref = timeout_init_us(request->timeout_ms * 1000); 1096b844655cSEtienne Carriere 1097b844655cSEtienne Carriere if (request->mode == I2C_MODE_MEM) { 1098b844655cSEtienne Carriere /* In memory mode, send slave address and memory address */ 1099b844655cSEtienne Carriere if (i2c_request_mem_write(hi2c, request, timeout_ref)) 1100b844655cSEtienne Carriere goto bail; 1101b844655cSEtienne Carriere 1102b844655cSEtienne Carriere if (xfer_count > MAX_NBYTE_SIZE) { 1103b844655cSEtienne Carriere xfer_size = MAX_NBYTE_SIZE; 1104b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1105b844655cSEtienne Carriere I2C_RELOAD_MODE, I2C_NO_STARTSTOP); 1106b844655cSEtienne Carriere } else { 1107b844655cSEtienne Carriere xfer_size = xfer_count; 1108b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1109b844655cSEtienne Carriere I2C_AUTOEND_MODE, I2C_NO_STARTSTOP); 1110b844655cSEtienne Carriere } 1111b844655cSEtienne Carriere } else { 1112b844655cSEtienne Carriere /* In master mode, send slave address */ 1113b844655cSEtienne Carriere if (xfer_count > MAX_NBYTE_SIZE) { 1114b844655cSEtienne Carriere xfer_size = MAX_NBYTE_SIZE; 1115b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1116b844655cSEtienne Carriere I2C_RELOAD_MODE, 1117b844655cSEtienne Carriere I2C_GENERATE_START_WRITE); 1118b844655cSEtienne Carriere } else { 1119b844655cSEtienne Carriere xfer_size = xfer_count; 1120b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1121b844655cSEtienne Carriere I2C_AUTOEND_MODE, 1122b844655cSEtienne Carriere I2C_GENERATE_START_WRITE); 1123b844655cSEtienne Carriere } 1124b844655cSEtienne Carriere } 1125b844655cSEtienne Carriere 1126b844655cSEtienne Carriere do { 1127b844655cSEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 1128b844655cSEtienne Carriere goto bail; 1129b844655cSEtienne Carriere 1130b844655cSEtienne Carriere io_write8(base + I2C_TXDR, *p_buff); 1131b844655cSEtienne Carriere p_buff++; 1132b844655cSEtienne Carriere xfer_count--; 1133b844655cSEtienne Carriere xfer_size--; 1134b844655cSEtienne Carriere 1135b844655cSEtienne Carriere if (xfer_count && !xfer_size) { 1136b844655cSEtienne Carriere /* Wait until TCR flag is set */ 1137b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref)) 1138b844655cSEtienne Carriere goto bail; 1139b844655cSEtienne Carriere 1140b844655cSEtienne Carriere if (xfer_count > MAX_NBYTE_SIZE) { 1141b844655cSEtienne Carriere xfer_size = MAX_NBYTE_SIZE; 1142b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, 1143b844655cSEtienne Carriere xfer_size, 1144b844655cSEtienne Carriere I2C_RELOAD_MODE, 1145b844655cSEtienne Carriere I2C_NO_STARTSTOP); 1146b844655cSEtienne Carriere } else { 1147b844655cSEtienne Carriere xfer_size = xfer_count; 1148b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, 1149b844655cSEtienne Carriere xfer_size, 1150b844655cSEtienne Carriere I2C_AUTOEND_MODE, 1151b844655cSEtienne Carriere I2C_NO_STARTSTOP); 1152b844655cSEtienne Carriere } 1153b844655cSEtienne Carriere } 1154b844655cSEtienne Carriere 1155b844655cSEtienne Carriere } while (xfer_count > 0U); 1156b844655cSEtienne Carriere 1157b844655cSEtienne Carriere /* 1158b844655cSEtienne Carriere * No need to Check TC flag, with AUTOEND mode the stop 1159b844655cSEtienne Carriere * is automatically generated. 1160b844655cSEtienne Carriere * Wait until STOPF flag is reset. 1161b844655cSEtienne Carriere */ 1162b844655cSEtienne Carriere if (i2c_wait_stop(hi2c, timeout_ref)) 1163b844655cSEtienne Carriere goto bail; 1164b844655cSEtienne Carriere 1165b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1166b844655cSEtienne Carriere 1167b844655cSEtienne Carriere io_clrbits32(base + I2C_CR2, CR2_RESET_MASK); 1168b844655cSEtienne Carriere 1169b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 1170b844655cSEtienne Carriere 1171b844655cSEtienne Carriere rc = 0; 1172b844655cSEtienne Carriere 1173b844655cSEtienne Carriere bail: 1174929ec061SEtienne Carriere clk_disable(hi2c->clock); 1175*bdde1c99SEtienne Carriere mutex_pm_aware_unlock(&hi2c->mu); 1176b844655cSEtienne Carriere 1177b844655cSEtienne Carriere return rc; 1178b844655cSEtienne Carriere } 1179b844655cSEtienne Carriere 1180b844655cSEtienne Carriere int stm32_i2c_mem_write(struct i2c_handle_s *hi2c, uint32_t dev_addr, 1181b844655cSEtienne Carriere uint32_t mem_addr, uint32_t mem_addr_size, 1182b844655cSEtienne Carriere uint8_t *p_data, size_t size, unsigned int timeout_ms) 1183b844655cSEtienne Carriere { 1184b844655cSEtienne Carriere struct i2c_request request = { 1185b844655cSEtienne Carriere .dev_addr = dev_addr, 1186b844655cSEtienne Carriere .mode = I2C_MODE_MEM, 1187b844655cSEtienne Carriere .mem_addr = mem_addr, 1188b844655cSEtienne Carriere .mem_addr_size = mem_addr_size, 1189b844655cSEtienne Carriere .timeout_ms = timeout_ms, 1190b844655cSEtienne Carriere }; 1191b844655cSEtienne Carriere 11925bc9f8e5SEtienne Carriere return do_write(hi2c, &request, p_data, size); 1193b844655cSEtienne Carriere } 1194b844655cSEtienne Carriere 1195b844655cSEtienne Carriere int stm32_i2c_master_transmit(struct i2c_handle_s *hi2c, uint32_t dev_addr, 1196b844655cSEtienne Carriere uint8_t *p_data, size_t size, 1197b844655cSEtienne Carriere unsigned int timeout_ms) 1198b844655cSEtienne Carriere { 1199b844655cSEtienne Carriere struct i2c_request request = { 1200b844655cSEtienne Carriere .dev_addr = dev_addr, 1201b844655cSEtienne Carriere .mode = I2C_MODE_MASTER, 1202b844655cSEtienne Carriere .timeout_ms = timeout_ms, 1203b844655cSEtienne Carriere }; 1204b844655cSEtienne Carriere 12055bc9f8e5SEtienne Carriere return do_write(hi2c, &request, p_data, size); 1206b844655cSEtienne Carriere } 1207b844655cSEtienne Carriere 1208834ce4c6SEtienne Carriere int stm32_i2c_read_write_membyte(struct i2c_handle_s *hi2c, uint16_t dev_addr, 1209834ce4c6SEtienne Carriere unsigned int mem_addr, uint8_t *p_data, 1210834ce4c6SEtienne Carriere bool write) 1211834ce4c6SEtienne Carriere { 1212834ce4c6SEtienne Carriere uint64_t timeout_ref = 0; 1213834ce4c6SEtienne Carriere uintptr_t base = get_base(hi2c); 1214834ce4c6SEtienne Carriere int rc = -1; 1215834ce4c6SEtienne Carriere uint8_t *p_buff = p_data; 1216834ce4c6SEtienne Carriere uint32_t event_mask = 0; 1217834ce4c6SEtienne Carriere 1218*bdde1c99SEtienne Carriere mutex_pm_aware_lock(&hi2c->mu); 1219*bdde1c99SEtienne Carriere 1220*bdde1c99SEtienne Carriere if (hi2c->i2c_state != I2C_STATE_READY || !p_data) { 1221*bdde1c99SEtienne Carriere mutex_pm_aware_unlock(&hi2c->mu); 1222834ce4c6SEtienne Carriere return -1; 1223*bdde1c99SEtienne Carriere } 1224834ce4c6SEtienne Carriere 1225929ec061SEtienne Carriere clk_enable(hi2c->clock); 1226834ce4c6SEtienne Carriere 1227834ce4c6SEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US); 1228834ce4c6SEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_BUSY, 0, timeout_ref)) 1229834ce4c6SEtienne Carriere goto bail; 1230834ce4c6SEtienne Carriere 1231834ce4c6SEtienne Carriere hi2c->i2c_state = write ? I2C_STATE_BUSY_TX : I2C_STATE_BUSY_RX; 1232834ce4c6SEtienne Carriere hi2c->i2c_err = I2C_ERROR_NONE; 1233834ce4c6SEtienne Carriere 1234834ce4c6SEtienne Carriere i2c_transfer_config(hi2c, dev_addr, I2C_MEMADD_SIZE_8BIT, 1235834ce4c6SEtienne Carriere write ? I2C_RELOAD_MODE : I2C_SOFTEND_MODE, 1236834ce4c6SEtienne Carriere I2C_GENERATE_START_WRITE); 1237834ce4c6SEtienne Carriere 1238834ce4c6SEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US); 1239834ce4c6SEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 1240834ce4c6SEtienne Carriere goto bail; 1241834ce4c6SEtienne Carriere 1242834ce4c6SEtienne Carriere io_write8(base + I2C_TXDR, mem_addr); 1243834ce4c6SEtienne Carriere 1244834ce4c6SEtienne Carriere if (write) 1245834ce4c6SEtienne Carriere event_mask = I2C_ISR_TCR; 1246834ce4c6SEtienne Carriere else 1247834ce4c6SEtienne Carriere event_mask = I2C_ISR_TC; 1248834ce4c6SEtienne Carriere 1249834ce4c6SEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US); 1250834ce4c6SEtienne Carriere if (wait_isr_event(hi2c, event_mask, 1, timeout_ref)) 1251834ce4c6SEtienne Carriere goto bail; 1252834ce4c6SEtienne Carriere 1253834ce4c6SEtienne Carriere i2c_transfer_config(hi2c, dev_addr, I2C_MEMADD_SIZE_8BIT, 1254834ce4c6SEtienne Carriere I2C_AUTOEND_MODE, 1255834ce4c6SEtienne Carriere write ? I2C_NO_STARTSTOP : I2C_GENERATE_START_READ); 1256834ce4c6SEtienne Carriere 1257834ce4c6SEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US); 1258834ce4c6SEtienne Carriere if (write) { 1259834ce4c6SEtienne Carriere if (i2c_wait_txis(hi2c, timeout_ref)) 1260834ce4c6SEtienne Carriere goto bail; 1261834ce4c6SEtienne Carriere 1262834ce4c6SEtienne Carriere io_write8(base + I2C_TXDR, *p_buff); 1263834ce4c6SEtienne Carriere } else { 1264834ce4c6SEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_RXNE, 1, timeout_ref)) 1265834ce4c6SEtienne Carriere goto bail; 1266834ce4c6SEtienne Carriere 1267834ce4c6SEtienne Carriere *p_buff = io_read8(base + I2C_RXDR); 1268834ce4c6SEtienne Carriere } 1269834ce4c6SEtienne Carriere 1270834ce4c6SEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_US); 1271834ce4c6SEtienne Carriere if (i2c_wait_stop(hi2c, timeout_ref)) 1272834ce4c6SEtienne Carriere goto bail; 1273834ce4c6SEtienne Carriere 1274834ce4c6SEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1275834ce4c6SEtienne Carriere io_clrbits32(base + I2C_CR2, CR2_RESET_MASK); 1276834ce4c6SEtienne Carriere 1277834ce4c6SEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 1278834ce4c6SEtienne Carriere 1279834ce4c6SEtienne Carriere rc = 0; 1280834ce4c6SEtienne Carriere 1281834ce4c6SEtienne Carriere bail: 1282929ec061SEtienne Carriere clk_disable(hi2c->clock); 1283*bdde1c99SEtienne Carriere mutex_pm_aware_unlock(&hi2c->mu); 1284834ce4c6SEtienne Carriere 1285834ce4c6SEtienne Carriere return rc; 1286834ce4c6SEtienne Carriere } 1287834ce4c6SEtienne Carriere 1288b844655cSEtienne Carriere /* 1289b844655cSEtienne Carriere * Read an amount of data in blocking mode 1290b844655cSEtienne Carriere * 1291b844655cSEtienne Carriere * @hi2c: Reference to struct i2c_handle_s 1292b844655cSEtienne Carriere * @request: I2C request parameters 1293b844655cSEtienne Carriere * @p_data: Pointer to data buffer 1294b844655cSEtienne Carriere * @size: Amount of data to be sent 1295b844655cSEtienne Carriere * Return 0 on success or a negative value 1296b844655cSEtienne Carriere */ 12975bc9f8e5SEtienne Carriere static int do_read(struct i2c_handle_s *hi2c, struct i2c_request *request, 1298b844655cSEtienne Carriere uint8_t *p_data, uint32_t size) 1299b844655cSEtienne Carriere { 1300b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 1301b844655cSEtienne Carriere uint64_t timeout_ref = 0; 1302b844655cSEtienne Carriere int rc = -1; 1303b844655cSEtienne Carriere uint8_t *p_buff = p_data; 1304b844655cSEtienne Carriere size_t xfer_count = size; 1305b844655cSEtienne Carriere size_t xfer_size = 0; 1306b844655cSEtienne Carriere 1307b844655cSEtienne Carriere if (request->mode != I2C_MODE_MASTER && request->mode != I2C_MODE_MEM) 1308b844655cSEtienne Carriere return -1; 1309b844655cSEtienne Carriere 1310b844655cSEtienne Carriere if (!p_data || !size) 1311b844655cSEtienne Carriere return -1; 1312b844655cSEtienne Carriere 1313*bdde1c99SEtienne Carriere mutex_pm_aware_lock(&hi2c->mu); 1314*bdde1c99SEtienne Carriere 1315*bdde1c99SEtienne Carriere if (hi2c->i2c_state != I2C_STATE_READY) { 1316*bdde1c99SEtienne Carriere mutex_pm_aware_unlock(&hi2c->mu); 1317*bdde1c99SEtienne Carriere return -1; 1318*bdde1c99SEtienne Carriere } 1319*bdde1c99SEtienne Carriere 1320929ec061SEtienne Carriere clk_enable(hi2c->clock); 1321b844655cSEtienne Carriere 1322b844655cSEtienne Carriere timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_MS * 1000); 1323b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_BUSY, 0, timeout_ref)) 1324b844655cSEtienne Carriere goto bail; 1325b844655cSEtienne Carriere 1326b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_BUSY_RX; 1327b844655cSEtienne Carriere hi2c->i2c_err = I2C_ERROR_NONE; 1328b844655cSEtienne Carriere timeout_ref = timeout_init_us(request->timeout_ms * 1000); 1329b844655cSEtienne Carriere 1330b844655cSEtienne Carriere if (request->mode == I2C_MODE_MEM) { 1331b844655cSEtienne Carriere /* Send memory address */ 1332b844655cSEtienne Carriere if (i2c_request_mem_read(hi2c, request, timeout_ref)) 1333b844655cSEtienne Carriere goto bail; 1334b844655cSEtienne Carriere } 1335b844655cSEtienne Carriere 1336b844655cSEtienne Carriere /* 1337b844655cSEtienne Carriere * Send slave address. 1338b844655cSEtienne Carriere * Set NBYTES to write and reload if xfer_count > MAX_NBYTE_SIZE 1339b844655cSEtienne Carriere * and generate RESTART. 1340b844655cSEtienne Carriere */ 1341b844655cSEtienne Carriere if (xfer_count > MAX_NBYTE_SIZE) { 1342b844655cSEtienne Carriere xfer_size = MAX_NBYTE_SIZE; 1343b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1344b844655cSEtienne Carriere I2C_RELOAD_MODE, I2C_GENERATE_START_READ); 1345b844655cSEtienne Carriere } else { 1346b844655cSEtienne Carriere xfer_size = xfer_count; 1347b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, xfer_size, 1348b844655cSEtienne Carriere I2C_AUTOEND_MODE, I2C_GENERATE_START_READ); 1349b844655cSEtienne Carriere } 1350b844655cSEtienne Carriere 1351b844655cSEtienne Carriere do { 135298fca444SJorge Ramirez-Ortiz if (wait_isr_event(hi2c, I2C_ISR_RXNE, 1, 135398fca444SJorge Ramirez-Ortiz timeout_init_us(I2C_TIMEOUT_RXNE_MS * 1000))) 1354b844655cSEtienne Carriere goto bail; 1355b844655cSEtienne Carriere 1356b844655cSEtienne Carriere *p_buff = io_read8(base + I2C_RXDR); 1357b844655cSEtienne Carriere p_buff++; 1358b844655cSEtienne Carriere xfer_size--; 1359b844655cSEtienne Carriere xfer_count--; 1360b844655cSEtienne Carriere 1361b844655cSEtienne Carriere if (xfer_count && !xfer_size) { 1362b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref)) 1363b844655cSEtienne Carriere goto bail; 1364b844655cSEtienne Carriere 1365b844655cSEtienne Carriere if (xfer_count > MAX_NBYTE_SIZE) { 1366b844655cSEtienne Carriere xfer_size = MAX_NBYTE_SIZE; 1367b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, 1368b844655cSEtienne Carriere xfer_size, 1369b844655cSEtienne Carriere I2C_RELOAD_MODE, 1370b844655cSEtienne Carriere I2C_NO_STARTSTOP); 1371b844655cSEtienne Carriere } else { 1372b844655cSEtienne Carriere xfer_size = xfer_count; 1373b844655cSEtienne Carriere i2c_transfer_config(hi2c, request->dev_addr, 1374b844655cSEtienne Carriere xfer_size, 1375b844655cSEtienne Carriere I2C_AUTOEND_MODE, 1376b844655cSEtienne Carriere I2C_NO_STARTSTOP); 1377b844655cSEtienne Carriere } 1378b844655cSEtienne Carriere } 1379b844655cSEtienne Carriere } while (xfer_count > 0U); 1380b844655cSEtienne Carriere 1381b844655cSEtienne Carriere /* 1382b844655cSEtienne Carriere * No need to Check TC flag, with AUTOEND mode the stop 1383b844655cSEtienne Carriere * is automatically generated. 1384b844655cSEtienne Carriere * Wait until STOPF flag is reset. 1385b844655cSEtienne Carriere */ 1386b844655cSEtienne Carriere if (i2c_wait_stop(hi2c, timeout_ref)) 1387b844655cSEtienne Carriere goto bail; 1388b844655cSEtienne Carriere 1389646c0a2bSJorge Ramirez-Ortiz /* Clear the NACK generated at the end of the transfer */ 1390646c0a2bSJorge Ramirez-Ortiz if ((io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_NACKF)) 1391646c0a2bSJorge Ramirez-Ortiz io_write32(get_base(hi2c) + I2C_ICR, I2C_ICR_NACKCF); 1392646c0a2bSJorge Ramirez-Ortiz 1393b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1394b844655cSEtienne Carriere 1395b844655cSEtienne Carriere io_clrbits32(base + I2C_CR2, CR2_RESET_MASK); 1396b844655cSEtienne Carriere 1397b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 1398b844655cSEtienne Carriere 1399b844655cSEtienne Carriere rc = 0; 1400b844655cSEtienne Carriere 1401b844655cSEtienne Carriere bail: 1402929ec061SEtienne Carriere clk_disable(hi2c->clock); 1403*bdde1c99SEtienne Carriere mutex_pm_aware_unlock(&hi2c->mu); 1404b844655cSEtienne Carriere 1405b844655cSEtienne Carriere return rc; 1406b844655cSEtienne Carriere } 1407b844655cSEtienne Carriere 1408b844655cSEtienne Carriere int stm32_i2c_mem_read(struct i2c_handle_s *hi2c, uint32_t dev_addr, 1409b844655cSEtienne Carriere uint32_t mem_addr, uint32_t mem_addr_size, 1410b844655cSEtienne Carriere uint8_t *p_data, size_t size, unsigned int timeout_ms) 1411b844655cSEtienne Carriere { 1412b844655cSEtienne Carriere struct i2c_request request = { 1413b844655cSEtienne Carriere .dev_addr = dev_addr, 1414b844655cSEtienne Carriere .mode = I2C_MODE_MEM, 1415b844655cSEtienne Carriere .mem_addr = mem_addr, 1416b844655cSEtienne Carriere .mem_addr_size = mem_addr_size, 1417b844655cSEtienne Carriere .timeout_ms = timeout_ms, 1418b844655cSEtienne Carriere }; 1419b844655cSEtienne Carriere 14205bc9f8e5SEtienne Carriere return do_read(hi2c, &request, p_data, size); 1421b844655cSEtienne Carriere } 1422b844655cSEtienne Carriere 1423b844655cSEtienne Carriere int stm32_i2c_master_receive(struct i2c_handle_s *hi2c, uint32_t dev_addr, 1424b844655cSEtienne Carriere uint8_t *p_data, size_t size, 1425b844655cSEtienne Carriere unsigned int timeout_ms) 1426b844655cSEtienne Carriere { 1427b844655cSEtienne Carriere struct i2c_request request = { 1428b844655cSEtienne Carriere .dev_addr = dev_addr, 1429b844655cSEtienne Carriere .mode = I2C_MODE_MASTER, 1430b844655cSEtienne Carriere .timeout_ms = timeout_ms, 1431b844655cSEtienne Carriere }; 1432b844655cSEtienne Carriere 14335bc9f8e5SEtienne Carriere return do_read(hi2c, &request, p_data, size); 1434b844655cSEtienne Carriere } 1435b844655cSEtienne Carriere 14365bc9f8e5SEtienne Carriere static struct i2c_handle_s *stm32_i2c_dev_to_handle(struct i2c_dev *i2c_dev) 14375bc9f8e5SEtienne Carriere { 14385bc9f8e5SEtienne Carriere struct stm32_i2c_dev *dev = container_of(i2c_dev, struct stm32_i2c_dev, 14395bc9f8e5SEtienne Carriere i2c_dev); 14405bc9f8e5SEtienne Carriere 14415bc9f8e5SEtienne Carriere return dev->handle; 14425bc9f8e5SEtienne Carriere } 14435bc9f8e5SEtienne Carriere 14445bc9f8e5SEtienne Carriere static TEE_Result stm32_i2c_read_data(struct i2c_dev *i2c_dev, uint8_t *buf, 14455bc9f8e5SEtienne Carriere size_t len) 14465bc9f8e5SEtienne Carriere { 14475bc9f8e5SEtienne Carriere struct i2c_handle_s *i2c_handle = stm32_i2c_dev_to_handle(i2c_dev); 14485bc9f8e5SEtienne Carriere int rc = 0; 14495bc9f8e5SEtienne Carriere 14505bc9f8e5SEtienne Carriere rc = stm32_i2c_master_receive(i2c_handle, i2c_dev->addr, buf, len, 14515bc9f8e5SEtienne Carriere I2C_TIMEOUT_DEFAULT_MS); 14525bc9f8e5SEtienne Carriere if (!rc) 14535bc9f8e5SEtienne Carriere return TEE_SUCCESS; 14545bc9f8e5SEtienne Carriere else 14555bc9f8e5SEtienne Carriere return TEE_ERROR_GENERIC; 14565bc9f8e5SEtienne Carriere } 14575bc9f8e5SEtienne Carriere 14585bc9f8e5SEtienne Carriere static TEE_Result stm32_i2c_write_data(struct i2c_dev *i2c_dev, 14595bc9f8e5SEtienne Carriere const uint8_t *buf, size_t len) 14605bc9f8e5SEtienne Carriere { 14615bc9f8e5SEtienne Carriere struct i2c_handle_s *i2c_handle = stm32_i2c_dev_to_handle(i2c_dev); 14625bc9f8e5SEtienne Carriere uint8_t *buf2 = (uint8_t *)buf; 14635bc9f8e5SEtienne Carriere int rc = 0; 14645bc9f8e5SEtienne Carriere 14655bc9f8e5SEtienne Carriere rc = stm32_i2c_master_transmit(i2c_handle, i2c_dev->addr, buf2, len, 14665bc9f8e5SEtienne Carriere I2C_TIMEOUT_DEFAULT_MS); 14675bc9f8e5SEtienne Carriere if (!rc) 14685bc9f8e5SEtienne Carriere return TEE_SUCCESS; 14695bc9f8e5SEtienne Carriere else 14705bc9f8e5SEtienne Carriere return TEE_ERROR_GENERIC; 14715bc9f8e5SEtienne Carriere } 14725bc9f8e5SEtienne Carriere 14735bc9f8e5SEtienne Carriere static const struct i2c_ctrl_ops stm32_i2c_ops = { 14745bc9f8e5SEtienne Carriere .read = stm32_i2c_read_data, 14755bc9f8e5SEtienne Carriere .write = stm32_i2c_write_data, 14765bc9f8e5SEtienne Carriere }; 14775bc9f8e5SEtienne Carriere 1478b844655cSEtienne Carriere bool stm32_i2c_is_device_ready(struct i2c_handle_s *hi2c, uint32_t dev_addr, 1479b844655cSEtienne Carriere unsigned int trials, unsigned int timeout_ms) 1480b844655cSEtienne Carriere { 1481b844655cSEtienne Carriere vaddr_t base = get_base(hi2c); 1482b844655cSEtienne Carriere unsigned int i2c_trials = 0U; 1483b844655cSEtienne Carriere bool rc = false; 1484b844655cSEtienne Carriere 1485*bdde1c99SEtienne Carriere mutex_pm_aware_lock(&hi2c->mu); 1486*bdde1c99SEtienne Carriere 1487*bdde1c99SEtienne Carriere if (hi2c->i2c_state != I2C_STATE_READY) { 1488*bdde1c99SEtienne Carriere mutex_pm_aware_unlock(&hi2c->mu); 1489b844655cSEtienne Carriere return rc; 1490*bdde1c99SEtienne Carriere } 1491b844655cSEtienne Carriere 1492929ec061SEtienne Carriere clk_enable(hi2c->clock); 1493b844655cSEtienne Carriere 1494b844655cSEtienne Carriere if (io_read32(base + I2C_ISR) & I2C_ISR_BUSY) 1495b844655cSEtienne Carriere goto bail; 1496b844655cSEtienne Carriere 1497b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_BUSY; 1498b844655cSEtienne Carriere hi2c->i2c_err = I2C_ERROR_NONE; 1499b844655cSEtienne Carriere 1500b844655cSEtienne Carriere do { 1501b844655cSEtienne Carriere uint64_t timeout_ref = 0; 1502b844655cSEtienne Carriere vaddr_t isr = base + I2C_ISR; 1503b844655cSEtienne Carriere 1504b844655cSEtienne Carriere /* Generate Start */ 1505b844655cSEtienne Carriere if ((io_read32(base + I2C_OAR1) & I2C_OAR1_OA1MODE) == 0) 1506b844655cSEtienne Carriere io_write32(base + I2C_CR2, 1507b844655cSEtienne Carriere ((dev_addr & I2C_CR2_SADD) | 1508b844655cSEtienne Carriere I2C_CR2_START | I2C_CR2_AUTOEND) & 1509b844655cSEtienne Carriere ~I2C_CR2_RD_WRN); 1510b844655cSEtienne Carriere else 1511b844655cSEtienne Carriere io_write32(base + I2C_CR2, 1512b844655cSEtienne Carriere ((dev_addr & I2C_CR2_SADD) | 1513b844655cSEtienne Carriere I2C_CR2_START | I2C_CR2_ADD10) & 1514b844655cSEtienne Carriere ~I2C_CR2_RD_WRN); 1515b844655cSEtienne Carriere 1516b844655cSEtienne Carriere /* 1517b844655cSEtienne Carriere * No need to Check TC flag, with AUTOEND mode the stop 1518b844655cSEtienne Carriere * is automatically generated. 1519b844655cSEtienne Carriere * Wait until STOPF flag is set or a NACK flag is set. 1520b844655cSEtienne Carriere */ 1521b844655cSEtienne Carriere timeout_ref = timeout_init_us(timeout_ms * 1000); 1522b844655cSEtienne Carriere while (!timeout_elapsed(timeout_ref)) 1523b844655cSEtienne Carriere if (io_read32(isr) & (I2C_ISR_STOPF | I2C_ISR_NACKF)) 1524b844655cSEtienne Carriere break; 1525b844655cSEtienne Carriere 1526b844655cSEtienne Carriere if ((io_read32(isr) & (I2C_ISR_STOPF | I2C_ISR_NACKF)) == 0) { 1527b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 1528b844655cSEtienne Carriere goto bail; 1529b844655cSEtienne Carriere } 1530b844655cSEtienne Carriere 1531b844655cSEtienne Carriere if ((io_read32(base + I2C_ISR) & I2C_ISR_NACKF) == 0U) { 1532b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref)) 1533b844655cSEtienne Carriere goto bail; 1534b844655cSEtienne Carriere 1535b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1536b844655cSEtienne Carriere 1537b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 1538b844655cSEtienne Carriere 1539b844655cSEtienne Carriere rc = true; 1540b844655cSEtienne Carriere goto bail; 1541b844655cSEtienne Carriere } 1542b844655cSEtienne Carriere 1543b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref)) 1544b844655cSEtienne Carriere goto bail; 1545b844655cSEtienne Carriere 1546b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_NACKF); 1547b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1548b844655cSEtienne Carriere 1549b844655cSEtienne Carriere if (i2c_trials == trials) { 1550b844655cSEtienne Carriere io_setbits32(base + I2C_CR2, I2C_CR2_STOP); 1551b844655cSEtienne Carriere 1552b844655cSEtienne Carriere if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref)) 1553b844655cSEtienne Carriere goto bail; 1554b844655cSEtienne Carriere 1555b844655cSEtienne Carriere io_write32(base + I2C_ICR, I2C_ISR_STOPF); 1556b844655cSEtienne Carriere } 1557b844655cSEtienne Carriere 1558b844655cSEtienne Carriere i2c_trials++; 1559b844655cSEtienne Carriere } while (i2c_trials < trials); 1560b844655cSEtienne Carriere 1561b844655cSEtienne Carriere notif_i2c_timeout(hi2c); 1562b844655cSEtienne Carriere 1563b844655cSEtienne Carriere bail: 1564929ec061SEtienne Carriere clk_disable(hi2c->clock); 1565*bdde1c99SEtienne Carriere mutex_pm_aware_unlock(&hi2c->mu); 1566b844655cSEtienne Carriere 1567b844655cSEtienne Carriere return rc; 1568b844655cSEtienne Carriere } 1569b844655cSEtienne Carriere 1570b844655cSEtienne Carriere void stm32_i2c_resume(struct i2c_handle_s *hi2c) 1571b844655cSEtienne Carriere { 1572b844655cSEtienne Carriere if (hi2c->i2c_state == I2C_STATE_READY) 1573b844655cSEtienne Carriere return; 1574b844655cSEtienne Carriere 1575b844655cSEtienne Carriere if ((hi2c->i2c_state != I2C_STATE_RESET) && 1576b844655cSEtienne Carriere (hi2c->i2c_state != I2C_STATE_SUSPENDED)) 1577b844655cSEtienne Carriere panic(); 1578b844655cSEtienne Carriere 157973ba32ebSEtienne Carriere if (pinctrl_apply_state(hi2c->pinctrl)) 158073ba32ebSEtienne Carriere panic(); 1581c75303f7SEtienne Carriere 1582b844655cSEtienne Carriere if (hi2c->i2c_state == I2C_STATE_RESET) { 1583c75303f7SEtienne Carriere /* There is no valid I2C configuration to be loaded yet */ 1584b844655cSEtienne Carriere return; 1585b844655cSEtienne Carriere } 1586b844655cSEtienne Carriere 1587b844655cSEtienne Carriere restore_cfg(hi2c, &hi2c->sec_cfg); 1588b844655cSEtienne Carriere 158973ba32ebSEtienne Carriere if (IS_ENABLED(CFG_STM32MP13)) 159073ba32ebSEtienne Carriere stm32_pinctrl_set_secure_cfg(hi2c->pinctrl, true); 15911c81e5f9SGatien Chevallier 1592b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_READY; 1593b844655cSEtienne Carriere } 1594b844655cSEtienne Carriere 1595b844655cSEtienne Carriere void stm32_i2c_suspend(struct i2c_handle_s *hi2c) 1596b844655cSEtienne Carriere { 1597b844655cSEtienne Carriere if (hi2c->i2c_state == I2C_STATE_SUSPENDED) 1598b844655cSEtienne Carriere return; 1599b844655cSEtienne Carriere 1600b844655cSEtienne Carriere if (hi2c->i2c_state != I2C_STATE_READY) 1601b844655cSEtienne Carriere panic(); 1602b844655cSEtienne Carriere 1603b844655cSEtienne Carriere save_cfg(hi2c, &hi2c->sec_cfg); 160473ba32ebSEtienne Carriere 160573ba32ebSEtienne Carriere if (hi2c->pinctrl_sleep && pinctrl_apply_state(hi2c->pinctrl_sleep)) 160673ba32ebSEtienne Carriere panic(); 1607b844655cSEtienne Carriere 1608b844655cSEtienne Carriere hi2c->i2c_state = I2C_STATE_SUSPENDED; 1609b844655cSEtienne Carriere } 16105bc9f8e5SEtienne Carriere 16115bc9f8e5SEtienne Carriere static TEE_Result stm32_get_i2c_dev(struct dt_pargs *args, void *data, 16125bc9f8e5SEtienne Carriere struct i2c_dev **out_device) 16135bc9f8e5SEtienne Carriere { 16145bc9f8e5SEtienne Carriere struct stm32_i2c_dev *stm32_i2c_dev = NULL; 16155bc9f8e5SEtienne Carriere paddr_t addr = 0; 16165bc9f8e5SEtienne Carriere 16175bc9f8e5SEtienne Carriere addr = fdt_reg_base_address(args->fdt, args->phandle_node); 16185bc9f8e5SEtienne Carriere if (addr == DT_INFO_INVALID_REG) { 16195bc9f8e5SEtienne Carriere DMSG("Can't get device I2C address"); 16205bc9f8e5SEtienne Carriere return TEE_ERROR_GENERIC; 16215bc9f8e5SEtienne Carriere } 16225bc9f8e5SEtienne Carriere 16235bc9f8e5SEtienne Carriere stm32_i2c_dev = calloc(1, sizeof(*stm32_i2c_dev)); 16245bc9f8e5SEtienne Carriere if (!stm32_i2c_dev) 16255bc9f8e5SEtienne Carriere return TEE_ERROR_OUT_OF_MEMORY; 16265bc9f8e5SEtienne Carriere 16275bc9f8e5SEtienne Carriere stm32_i2c_dev->handle = data; 16285bc9f8e5SEtienne Carriere stm32_i2c_dev->i2c_dev.addr = addr; 16295bc9f8e5SEtienne Carriere stm32_i2c_dev->i2c_ctrl.ops = &stm32_i2c_ops; 16305bc9f8e5SEtienne Carriere stm32_i2c_dev->i2c_dev.ctrl = &stm32_i2c_dev->i2c_ctrl; 16315bc9f8e5SEtienne Carriere 16325bc9f8e5SEtienne Carriere *out_device = &stm32_i2c_dev->i2c_dev; 16335bc9f8e5SEtienne Carriere 16345bc9f8e5SEtienne Carriere return TEE_SUCCESS; 16355bc9f8e5SEtienne Carriere } 16365bc9f8e5SEtienne Carriere 16375bc9f8e5SEtienne Carriere static TEE_Result stm32_i2c_probe(const void *fdt, int node, 16385bc9f8e5SEtienne Carriere const void *compat_data __unused) 16395bc9f8e5SEtienne Carriere { 16405bc9f8e5SEtienne Carriere TEE_Result res = TEE_SUCCESS; 16415bc9f8e5SEtienne Carriere int subnode = 0; 16425bc9f8e5SEtienne Carriere struct i2c_handle_s *i2c_handle_p = NULL; 16435bc9f8e5SEtienne Carriere struct stm32_i2c_init_s init_data = { }; 16445bc9f8e5SEtienne Carriere struct pinctrl_state *pinctrl_active = NULL; 16455bc9f8e5SEtienne Carriere struct pinctrl_state *pinctrl_idle = NULL; 16465bc9f8e5SEtienne Carriere 16475bc9f8e5SEtienne Carriere res = stm32_i2c_get_setup_from_fdt((void *)fdt, node, &init_data, 16485bc9f8e5SEtienne Carriere &pinctrl_active, &pinctrl_idle); 16495bc9f8e5SEtienne Carriere if (res) 16505bc9f8e5SEtienne Carriere return res; 16515bc9f8e5SEtienne Carriere 16525bc9f8e5SEtienne Carriere i2c_handle_p = calloc(1, sizeof(struct i2c_handle_s)); 16535bc9f8e5SEtienne Carriere if (!i2c_handle_p) 16545bc9f8e5SEtienne Carriere return TEE_ERROR_OUT_OF_MEMORY; 16555bc9f8e5SEtienne Carriere 16565bc9f8e5SEtienne Carriere i2c_handle_p->dt_status = init_data.dt_status; 16575bc9f8e5SEtienne Carriere i2c_handle_p->reg_size = init_data.reg_size; 16585bc9f8e5SEtienne Carriere i2c_handle_p->clock = init_data.clock; 16595bc9f8e5SEtienne Carriere i2c_handle_p->base.pa = init_data.pbase; 16605bc9f8e5SEtienne Carriere i2c_handle_p->base.va = io_pa_or_va(&i2c_handle_p->base, 16615bc9f8e5SEtienne Carriere init_data.reg_size); 16625bc9f8e5SEtienne Carriere assert(i2c_handle_p->base.va); 16635bc9f8e5SEtienne Carriere i2c_handle_p->clock = init_data.clock; 16645bc9f8e5SEtienne Carriere i2c_handle_p->i2c_state = I2C_STATE_RESET; 16655bc9f8e5SEtienne Carriere i2c_handle_p->pinctrl = pinctrl_active; 16665bc9f8e5SEtienne Carriere i2c_handle_p->pinctrl_sleep = pinctrl_idle; 16675bc9f8e5SEtienne Carriere 16685bc9f8e5SEtienne Carriere init_data.analog_filter = true; 16695bc9f8e5SEtienne Carriere init_data.digital_filter_coef = 0; 16705bc9f8e5SEtienne Carriere 1671c425380fSEtienne Carriere if (stm32_i2c_init(i2c_handle_p, &init_data)) 16725bc9f8e5SEtienne Carriere panic("Couldn't initialise I2C"); 16735bc9f8e5SEtienne Carriere 16745bc9f8e5SEtienne Carriere res = i2c_register_provider(fdt, node, stm32_get_i2c_dev, i2c_handle_p); 16755bc9f8e5SEtienne Carriere if (res) 16765bc9f8e5SEtienne Carriere panic("Couldn't register I2C provider"); 16775bc9f8e5SEtienne Carriere 16785bc9f8e5SEtienne Carriere fdt_for_each_subnode(subnode, fdt, node) { 16795bc9f8e5SEtienne Carriere res = dt_driver_maybe_add_probe_node(fdt, subnode); 16805bc9f8e5SEtienne Carriere if (res) { 16815bc9f8e5SEtienne Carriere EMSG("Failed on node %s with %#"PRIx32, 16825bc9f8e5SEtienne Carriere fdt_get_name(fdt, subnode, NULL), res); 16835bc9f8e5SEtienne Carriere panic(); 16845bc9f8e5SEtienne Carriere } 16855bc9f8e5SEtienne Carriere } 16865bc9f8e5SEtienne Carriere 16875bc9f8e5SEtienne Carriere return res; 16885bc9f8e5SEtienne Carriere } 16895bc9f8e5SEtienne Carriere 16905bc9f8e5SEtienne Carriere static const struct dt_device_match stm32_i2c_match_table[] = { 16915bc9f8e5SEtienne Carriere { .compatible = "st,stm32mp15-i2c" }, 16925bc9f8e5SEtienne Carriere { .compatible = "st,stm32mp13-i2c" }, 16935bc9f8e5SEtienne Carriere { .compatible = "st,stm32mp15-i2c-non-secure" }, 16945bc9f8e5SEtienne Carriere { } 16955bc9f8e5SEtienne Carriere }; 16965bc9f8e5SEtienne Carriere 16975bc9f8e5SEtienne Carriere DEFINE_DT_DRIVER(stm32_i2c_dt_driver) = { 16985bc9f8e5SEtienne Carriere .name = "stm32_i2c", 16995bc9f8e5SEtienne Carriere .match_table = stm32_i2c_match_table, 17005bc9f8e5SEtienne Carriere .probe = stm32_i2c_probe, 17015bc9f8e5SEtienne Carriere .type = DT_DRIVER_I2C 17025bc9f8e5SEtienne Carriere }; 1703