xref: /optee_os/core/drivers/stm32_i2c.c (revision ae49405bc6be80f85c182e48a03279f02544443a)
1b844655cSEtienne Carriere // SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause)
2b844655cSEtienne Carriere /*
3b844655cSEtienne Carriere  * Copyright (c) 2017-2019, STMicroelectronics
4b844655cSEtienne Carriere  *
5b844655cSEtienne Carriere  * The driver API is defined in header file stm32_i2c.h.
6b844655cSEtienne Carriere  *
7b844655cSEtienne Carriere  * I2C bus driver does not register to the PM framework. It is the
8b844655cSEtienne Carriere  * responsibility of the bus owner to call the related STM32 I2C driver
9b844655cSEtienne Carriere  * API functions when bus suspends or resumes.
10b844655cSEtienne Carriere  */
11b844655cSEtienne Carriere 
12b844655cSEtienne Carriere #include <arm.h>
13b844655cSEtienne Carriere #include <drivers/stm32_i2c.h>
14b844655cSEtienne Carriere #include <io.h>
15b844655cSEtienne Carriere #include <kernel/delay.h>
16b844655cSEtienne Carriere #include <kernel/dt.h>
17b844655cSEtienne Carriere #include <kernel/generic_boot.h>
18b844655cSEtienne Carriere #include <kernel/panic.h>
19b844655cSEtienne Carriere #include <libfdt.h>
20b844655cSEtienne Carriere #include <stdbool.h>
21b844655cSEtienne Carriere #include <stdlib.h>
22b844655cSEtienne Carriere #include <stm32_util.h>
23b844655cSEtienne Carriere #include <trace.h>
24b844655cSEtienne Carriere 
25b844655cSEtienne Carriere /* STM32 I2C registers offsets */
26b844655cSEtienne Carriere #define I2C_CR1				0x00U
27b844655cSEtienne Carriere #define I2C_CR2				0x04U
28b844655cSEtienne Carriere #define I2C_OAR1			0x08U
29b844655cSEtienne Carriere #define I2C_OAR2			0x0CU
30b844655cSEtienne Carriere #define I2C_TIMINGR			0x10U
31b844655cSEtienne Carriere #define I2C_TIMEOUTR			0x14U
32b844655cSEtienne Carriere #define I2C_ISR				0x18U
33b844655cSEtienne Carriere #define I2C_ICR				0x1CU
34b844655cSEtienne Carriere #define I2C_PECR			0x20U
35b844655cSEtienne Carriere #define I2C_RXDR			0x24U
36b844655cSEtienne Carriere #define I2C_TXDR			0x28U
37b844655cSEtienne Carriere 
38b844655cSEtienne Carriere /* Bit definition for I2C_CR1 register */
39b844655cSEtienne Carriere #define I2C_CR1_PE			BIT(0)
40b844655cSEtienne Carriere #define I2C_CR1_TXIE			BIT(1)
41b844655cSEtienne Carriere #define I2C_CR1_RXIE			BIT(2)
42b844655cSEtienne Carriere #define I2C_CR1_ADDRIE			BIT(3)
43b844655cSEtienne Carriere #define I2C_CR1_NACKIE			BIT(4)
44b844655cSEtienne Carriere #define I2C_CR1_STOPIE			BIT(5)
45b844655cSEtienne Carriere #define I2C_CR1_TCIE			BIT(6)
46b844655cSEtienne Carriere #define I2C_CR1_ERRIE			BIT(7)
47b844655cSEtienne Carriere #define I2C_CR1_DNF			GENMASK_32(11, 8)
48b844655cSEtienne Carriere #define I2C_CR1_ANFOFF			BIT(12)
49b844655cSEtienne Carriere #define I2C_CR1_SWRST			BIT(13)
50b844655cSEtienne Carriere #define I2C_CR1_TXDMAEN			BIT(14)
51b844655cSEtienne Carriere #define I2C_CR1_RXDMAEN			BIT(15)
52b844655cSEtienne Carriere #define I2C_CR1_SBC			BIT(16)
53b844655cSEtienne Carriere #define I2C_CR1_NOSTRETCH		BIT(17)
54b844655cSEtienne Carriere #define I2C_CR1_WUPEN			BIT(18)
55b844655cSEtienne Carriere #define I2C_CR1_GCEN			BIT(19)
56b844655cSEtienne Carriere #define I2C_CR1_SMBHEN			BIT(22)
57b844655cSEtienne Carriere #define I2C_CR1_SMBDEN			BIT(21)
58b844655cSEtienne Carriere #define I2C_CR1_ALERTEN			BIT(22)
59b844655cSEtienne Carriere #define I2C_CR1_PECEN			BIT(23)
60b844655cSEtienne Carriere 
61b844655cSEtienne Carriere /* Bit definition for I2C_CR2 register */
62b844655cSEtienne Carriere #define I2C_CR2_SADD			GENMASK_32(9, 0)
63b844655cSEtienne Carriere #define I2C_CR2_RD_WRN			BIT(10)
64b844655cSEtienne Carriere #define I2C_CR2_RD_WRN_OFFSET		10U
65b844655cSEtienne Carriere #define I2C_CR2_ADD10			BIT(11)
66b844655cSEtienne Carriere #define I2C_CR2_HEAD10R			BIT(12)
67b844655cSEtienne Carriere #define I2C_CR2_START			BIT(13)
68b844655cSEtienne Carriere #define I2C_CR2_STOP			BIT(14)
69b844655cSEtienne Carriere #define I2C_CR2_NACK			BIT(15)
70b844655cSEtienne Carriere #define I2C_CR2_NBYTES			GENMASK_32(23, 16)
71b844655cSEtienne Carriere #define I2C_CR2_NBYTES_OFFSET		16U
72b844655cSEtienne Carriere #define I2C_CR2_RELOAD			BIT(24)
73b844655cSEtienne Carriere #define I2C_CR2_AUTOEND			BIT(25)
74b844655cSEtienne Carriere #define I2C_CR2_PECBYTE			BIT(26)
75b844655cSEtienne Carriere 
76b844655cSEtienne Carriere /* Bit definition for I2C_OAR1 register */
77b844655cSEtienne Carriere #define I2C_OAR1_OA1			GENMASK_32(9, 0)
78b844655cSEtienne Carriere #define I2C_OAR1_OA1MODE		BIT(10)
79b844655cSEtienne Carriere #define I2C_OAR1_OA1EN			BIT(15)
80b844655cSEtienne Carriere 
81b844655cSEtienne Carriere /* Bit definition for I2C_OAR2 register */
82b844655cSEtienne Carriere #define I2C_OAR2_OA2			GENMASK_32(7, 1)
83b844655cSEtienne Carriere #define I2C_OAR2_OA2MSK			GENMASK_32(10, 8)
84b844655cSEtienne Carriere #define I2C_OAR2_OA2NOMASK		0
85b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK01		BIT(8)
86b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK02		BIT(9)
87b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK03		GENMASK_32(9, 8)
88b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK04		BIT(10)
89b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK05		(BIT(8) | BIT(10))
90b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK06		(BIT(9) | BIT(10))
91b844655cSEtienne Carriere #define I2C_OAR2_OA2MASK07		GENMASK_32(10, 8)
92b844655cSEtienne Carriere #define I2C_OAR2_OA2EN			BIT(15)
93b844655cSEtienne Carriere 
94b844655cSEtienne Carriere /* Bit definition for I2C_TIMINGR register */
95b844655cSEtienne Carriere #define I2C_TIMINGR_SCLL		GENMASK_32(7, 0)
96b844655cSEtienne Carriere #define I2C_TIMINGR_SCLH		GENMASK_32(15, 8)
97b844655cSEtienne Carriere #define I2C_TIMINGR_SDADEL		GENMASK_32(19, 16)
98b844655cSEtienne Carriere #define I2C_TIMINGR_SCLDEL		GENMASK_32(23, 20)
99b844655cSEtienne Carriere #define I2C_TIMINGR_PRESC		GENMASK_32(31, 28)
100b844655cSEtienne Carriere #define I2C_TIMINGR_SCLL_MAX		(I2C_TIMINGR_SCLL + 1)
101b844655cSEtienne Carriere #define I2C_TIMINGR_SCLH_MAX		((I2C_TIMINGR_SCLH >> 8) + 1)
102b844655cSEtienne Carriere #define I2C_TIMINGR_SDADEL_MAX		((I2C_TIMINGR_SDADEL >> 16) + 1)
103b844655cSEtienne Carriere #define I2C_TIMINGR_SCLDEL_MAX		((I2C_TIMINGR_SCLDEL >> 20) + 1)
104b844655cSEtienne Carriere #define I2C_TIMINGR_PRESC_MAX		((I2C_TIMINGR_PRESC >> 28) + 1)
105b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLL(n)		((n) & \
106b844655cSEtienne Carriere 					 (I2C_TIMINGR_SCLL_MAX - 1))
107b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLH(n)		(((n) & \
108b844655cSEtienne Carriere 					  (I2C_TIMINGR_SCLH_MAX - 1)) << 8)
109b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SDADEL(n)	(((n) & \
110b844655cSEtienne Carriere 					  (I2C_TIMINGR_SDADEL_MAX - 1)) << 16)
111b844655cSEtienne Carriere #define I2C_SET_TIMINGR_SCLDEL(n)	(((n) & \
112b844655cSEtienne Carriere 					  (I2C_TIMINGR_SCLDEL_MAX - 1)) << 20)
113b844655cSEtienne Carriere #define I2C_SET_TIMINGR_PRESC(n)	(((n) & \
114b844655cSEtienne Carriere 					  (I2C_TIMINGR_PRESC_MAX - 1)) << 28)
115b844655cSEtienne Carriere 
116b844655cSEtienne Carriere /* Bit definition for I2C_TIMEOUTR register */
117b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMEOUTA		GENMASK_32(11, 0)
118b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIDLE		BIT(12)
119b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMOUTEN		BIT(15)
120b844655cSEtienne Carriere #define I2C_TIMEOUTR_TIMEOUTB		GENMASK_32(27, 16)
121b844655cSEtienne Carriere #define I2C_TIMEOUTR_TEXTEN		BIT(31)
122b844655cSEtienne Carriere 
123b844655cSEtienne Carriere /* Bit definition for I2C_ISR register */
124b844655cSEtienne Carriere #define I2C_ISR_TXE			BIT(0)
125b844655cSEtienne Carriere #define I2C_ISR_TXIS			BIT(1)
126b844655cSEtienne Carriere #define I2C_ISR_RXNE			BIT(2)
127b844655cSEtienne Carriere #define I2C_ISR_ADDR			BIT(3)
128b844655cSEtienne Carriere #define I2C_ISR_NACKF			BIT(4)
129b844655cSEtienne Carriere #define I2C_ISR_STOPF			BIT(5)
130b844655cSEtienne Carriere #define I2C_ISR_TC			BIT(6)
131b844655cSEtienne Carriere #define I2C_ISR_TCR			BIT(7)
132b844655cSEtienne Carriere #define I2C_ISR_BERR			BIT(8)
133b844655cSEtienne Carriere #define I2C_ISR_ARLO			BIT(9)
134b844655cSEtienne Carriere #define I2C_ISR_OVR			BIT(10)
135b844655cSEtienne Carriere #define I2C_ISR_PECERR			BIT(11)
136b844655cSEtienne Carriere #define I2C_ISR_TIMEOUT			BIT(12)
137b844655cSEtienne Carriere #define I2C_ISR_ALERT			BIT(13)
138b844655cSEtienne Carriere #define I2C_ISR_BUSY			BIT(15)
139b844655cSEtienne Carriere #define I2C_ISR_DIR			BIT(16)
140b844655cSEtienne Carriere #define I2C_ISR_ADDCODE			GENMASK_32(23, 17)
141b844655cSEtienne Carriere 
142b844655cSEtienne Carriere /* Bit definition for I2C_ICR register */
143b844655cSEtienne Carriere #define I2C_ICR_ADDRCF			BIT(3)
144b844655cSEtienne Carriere #define I2C_ICR_NACKCF			BIT(4)
145b844655cSEtienne Carriere #define I2C_ICR_STOPCF			BIT(5)
146b844655cSEtienne Carriere #define I2C_ICR_BERRCF			BIT(8)
147b844655cSEtienne Carriere #define I2C_ICR_ARLOCF			BIT(9)
148b844655cSEtienne Carriere #define I2C_ICR_OVRCF			BIT(10)
149b844655cSEtienne Carriere #define I2C_ICR_PECCF			BIT(11)
150b844655cSEtienne Carriere #define I2C_ICR_TIMOUTCF		BIT(12)
151b844655cSEtienne Carriere #define I2C_ICR_ALERTCF			BIT(13)
152b844655cSEtienne Carriere 
153b844655cSEtienne Carriere /* Max data size for a single I2C transfer */
154b844655cSEtienne Carriere #define MAX_NBYTE_SIZE		255U
155b844655cSEtienne Carriere 
156b844655cSEtienne Carriere #define I2C_NSEC_PER_SEC	1000000000L
157b844655cSEtienne Carriere #define I2C_TIMEOUT_BUSY_MS		25U
158b844655cSEtienne Carriere 
159b844655cSEtienne Carriere #define CR2_RESET_MASK			(I2C_CR2_SADD | I2C_CR2_HEAD10R | \
160b844655cSEtienne Carriere 					 I2C_CR2_NBYTES | I2C_CR2_RELOAD | \
161b844655cSEtienne Carriere 					 I2C_CR2_RD_WRN)
162b844655cSEtienne Carriere 
163b844655cSEtienne Carriere #define TIMINGR_CLEAR_MASK		(I2C_TIMINGR_SCLL | I2C_TIMINGR_SCLH | \
164b844655cSEtienne Carriere 					 I2C_TIMINGR_SDADEL | \
165b844655cSEtienne Carriere 					 I2C_TIMINGR_SCLDEL | I2C_TIMINGR_PRESC)
166b844655cSEtienne Carriere 
167b844655cSEtienne Carriere /*
168b844655cSEtienne Carriere  * I2C transfer modes
169b844655cSEtienne Carriere  * I2C_RELOAD: Enable Reload mode
170b844655cSEtienne Carriere  * I2C_AUTOEND_MODE: Enable automatic end mode
171b844655cSEtienne Carriere  * I2C_SOFTEND_MODE: Enable software end mode
172b844655cSEtienne Carriere  */
173b844655cSEtienne Carriere #define I2C_RELOAD_MODE				I2C_CR2_RELOAD
174b844655cSEtienne Carriere #define I2C_AUTOEND_MODE			I2C_CR2_AUTOEND
175b844655cSEtienne Carriere #define I2C_SOFTEND_MODE			0x0
176b844655cSEtienne Carriere 
177b844655cSEtienne Carriere /*
178b844655cSEtienne Carriere  * Start/restart/stop I2C transfer requests.
179b844655cSEtienne Carriere  *
180b844655cSEtienne Carriere  * I2C_NO_STARTSTOP: Don't Generate stop and start condition
181b844655cSEtienne Carriere  * I2C_GENERATE_STOP: Generate stop condition (size should be set to 0)
182b844655cSEtienne Carriere  * I2C_GENERATE_START_READ: Generate Restart for read request.
183b844655cSEtienne Carriere  * I2C_GENERATE_START_WRITE: Generate Restart for write request
184b844655cSEtienne Carriere  */
185b844655cSEtienne Carriere #define I2C_NO_STARTSTOP			0x0
186b844655cSEtienne Carriere #define I2C_GENERATE_STOP			(BIT(31) | I2C_CR2_STOP)
187b844655cSEtienne Carriere #define I2C_GENERATE_START_READ			(BIT(31) | I2C_CR2_START | \
188b844655cSEtienne Carriere 						 I2C_CR2_RD_WRN)
189b844655cSEtienne Carriere #define I2C_GENERATE_START_WRITE		(BIT(31) | I2C_CR2_START)
190b844655cSEtienne Carriere 
191b844655cSEtienne Carriere /* Memory address byte sizes */
192b844655cSEtienne Carriere #define I2C_MEMADD_SIZE_8BIT		1
193b844655cSEtienne Carriere #define I2C_MEMADD_SIZE_16BIT		2
194b844655cSEtienne Carriere 
195b844655cSEtienne Carriere /*
196b844655cSEtienne Carriere  * struct i2c_spec_s - Private I2C timing specifications.
197b844655cSEtienne Carriere  * @rate: I2C bus speed (Hz)
198b844655cSEtienne Carriere  * @rate_min: 80% of I2C bus speed (Hz)
199b844655cSEtienne Carriere  * @rate_max: 120% of I2C bus speed (Hz)
200b844655cSEtienne Carriere  * @fall_max: Max fall time of both SDA and SCL signals (ns)
201b844655cSEtienne Carriere  * @rise_max: Max rise time of both SDA and SCL signals (ns)
202b844655cSEtienne Carriere  * @hddat_min: Min data hold time (ns)
203b844655cSEtienne Carriere  * @vddat_max: Max data valid time (ns)
204b844655cSEtienne Carriere  * @sudat_min: Min data setup time (ns)
205b844655cSEtienne Carriere  * @l_min: Min low period of the SCL clock (ns)
206b844655cSEtienne Carriere  * @h_min: Min high period of the SCL clock (ns)
207b844655cSEtienne Carriere  */
208b844655cSEtienne Carriere struct i2c_spec_s {
209b844655cSEtienne Carriere 	uint32_t rate;
210b844655cSEtienne Carriere 	uint32_t rate_min;
211b844655cSEtienne Carriere 	uint32_t rate_max;
212b844655cSEtienne Carriere 	uint32_t fall_max;
213b844655cSEtienne Carriere 	uint32_t rise_max;
214b844655cSEtienne Carriere 	uint32_t hddat_min;
215b844655cSEtienne Carriere 	uint32_t vddat_max;
216b844655cSEtienne Carriere 	uint32_t sudat_min;
217b844655cSEtienne Carriere 	uint32_t l_min;
218b844655cSEtienne Carriere 	uint32_t h_min;
219b844655cSEtienne Carriere };
220b844655cSEtienne Carriere 
221b844655cSEtienne Carriere /*
222b844655cSEtienne Carriere  * struct i2c_timing_s - Private I2C output parameters.
223b844655cSEtienne Carriere  * @scldel: Data setup time
224b844655cSEtienne Carriere  * @sdadel: Data hold time
225b844655cSEtienne Carriere  * @sclh: SCL high period (master mode)
226b844655cSEtienne Carriere  * @sclh: SCL low period (master mode)
227b844655cSEtienne Carriere  * @is_saved: True if relating to a configuration candidate
228b844655cSEtienne Carriere  */
229b844655cSEtienne Carriere struct i2c_timing_s {
230b844655cSEtienne Carriere 	uint8_t scldel;
231b844655cSEtienne Carriere 	uint8_t sdadel;
232b844655cSEtienne Carriere 	uint8_t sclh;
233b844655cSEtienne Carriere 	uint8_t scll;
234b844655cSEtienne Carriere 	bool is_saved;
235b844655cSEtienne Carriere };
236b844655cSEtienne Carriere 
237b844655cSEtienne Carriere /*
238b844655cSEtienne Carriere  * I2C specification values as per version 6.0, 4th of April 2014 [1],
239b844655cSEtienne Carriere  * table 10 page 48: Characteristics of the SDA and SCL bus lines for
240b844655cSEtienne Carriere  * Standard, Fast, and Fast-mode Plus I2C-bus devices.
241b844655cSEtienne Carriere  *
242b844655cSEtienne Carriere  * [1] https://www.nxp.com/docs/en/user-guide/UM10204.pdf
243b844655cSEtienne Carriere  */
244b844655cSEtienne Carriere enum i2c_speed_e {
245b844655cSEtienne Carriere 	I2C_SPEED_STANDARD,	/* 100 kHz */
246b844655cSEtienne Carriere 	I2C_SPEED_FAST,		/* 400 kHz */
247b844655cSEtienne Carriere 	I2C_SPEED_FAST_PLUS,	/* 1 MHz   */
248b844655cSEtienne Carriere };
249b844655cSEtienne Carriere 
250b844655cSEtienne Carriere #define STANDARD_RATE				100000
251b844655cSEtienne Carriere #define FAST_RATE				400000
252b844655cSEtienne Carriere #define FAST_PLUS_RATE				1000000
253b844655cSEtienne Carriere 
254b844655cSEtienne Carriere static const struct i2c_spec_s i2c_specs[] = {
255b844655cSEtienne Carriere 	[I2C_SPEED_STANDARD] = {
256b844655cSEtienne Carriere 		.rate = STANDARD_RATE,
257b844655cSEtienne Carriere 		.rate_min = (STANDARD_RATE * 80) / 100,
258b844655cSEtienne Carriere 		.rate_max = (STANDARD_RATE * 120) / 100,
259b844655cSEtienne Carriere 		.fall_max = 300,
260b844655cSEtienne Carriere 		.rise_max = 1000,
261b844655cSEtienne Carriere 		.hddat_min = 0,
262b844655cSEtienne Carriere 		.vddat_max = 3450,
263b844655cSEtienne Carriere 		.sudat_min = 250,
264b844655cSEtienne Carriere 		.l_min = 4700,
265b844655cSEtienne Carriere 		.h_min = 4000,
266b844655cSEtienne Carriere 	},
267b844655cSEtienne Carriere 	[I2C_SPEED_FAST] = {
268b844655cSEtienne Carriere 		.rate = FAST_RATE,
269b844655cSEtienne Carriere 		.rate_min = (FAST_RATE * 80) / 100,
270b844655cSEtienne Carriere 		.rate_max = (FAST_RATE * 120) / 100,
271b844655cSEtienne Carriere 		.fall_max = 300,
272b844655cSEtienne Carriere 		.rise_max = 300,
273b844655cSEtienne Carriere 		.hddat_min = 0,
274b844655cSEtienne Carriere 		.vddat_max = 900,
275b844655cSEtienne Carriere 		.sudat_min = 100,
276b844655cSEtienne Carriere 		.l_min = 1300,
277b844655cSEtienne Carriere 		.h_min = 600,
278b844655cSEtienne Carriere 	},
279b844655cSEtienne Carriere 	[I2C_SPEED_FAST_PLUS] = {
280b844655cSEtienne Carriere 		.rate = FAST_PLUS_RATE,
281b844655cSEtienne Carriere 		.rate_min = (FAST_PLUS_RATE * 80) / 100,
282b844655cSEtienne Carriere 		.rate_max = (FAST_PLUS_RATE * 120) / 100,
283b844655cSEtienne Carriere 		.fall_max = 100,
284b844655cSEtienne Carriere 		.rise_max = 120,
285b844655cSEtienne Carriere 		.hddat_min = 0,
286b844655cSEtienne Carriere 		.vddat_max = 450,
287b844655cSEtienne Carriere 		.sudat_min = 50,
288b844655cSEtienne Carriere 		.l_min = 500,
289b844655cSEtienne Carriere 		.h_min = 260,
290b844655cSEtienne Carriere 	},
291b844655cSEtienne Carriere };
292b844655cSEtienne Carriere 
293b844655cSEtienne Carriere /*
294b844655cSEtienne Carriere  * I2C request parameters
295b844655cSEtienne Carriere  * @dev_addr: I2C address of the target device
296b844655cSEtienne Carriere  * @mode: Communication mode, one of I2C_MODE_(MASTER|MEM)
297b844655cSEtienne Carriere  * @mem_addr: Target memory cell accessed in device (memory mode)
298b844655cSEtienne Carriere  * @mem_addr_size: Byte size of the memory cell address (memory mode)
299b844655cSEtienne Carriere  * @timeout_ms: Timeout in millisenconds for the request
300b844655cSEtienne Carriere  */
301b844655cSEtienne Carriere struct i2c_request {
302b844655cSEtienne Carriere 	uint32_t dev_addr;
303b844655cSEtienne Carriere 	enum i2c_mode_e mode;
304b844655cSEtienne Carriere 	uint32_t mem_addr;
305b844655cSEtienne Carriere 	uint32_t mem_addr_size;
306b844655cSEtienne Carriere 	unsigned int timeout_ms;
307b844655cSEtienne Carriere };
308b844655cSEtienne Carriere 
309b844655cSEtienne Carriere static vaddr_t get_base(struct i2c_handle_s *hi2c)
310b844655cSEtienne Carriere {
311b844655cSEtienne Carriere 	return io_pa_or_va(&hi2c->base);
312b844655cSEtienne Carriere }
313b844655cSEtienne Carriere 
314b844655cSEtienne Carriere static void notif_i2c_timeout(struct i2c_handle_s *hi2c)
315b844655cSEtienne Carriere {
316b844655cSEtienne Carriere 	hi2c->i2c_err |= I2C_ERROR_TIMEOUT;
317b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
318b844655cSEtienne Carriere }
319b844655cSEtienne Carriere 
320b844655cSEtienne Carriere static void save_cfg(struct i2c_handle_s *hi2c, struct i2c_cfg *cfg)
321b844655cSEtienne Carriere {
322b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
323b844655cSEtienne Carriere 
324b844655cSEtienne Carriere 	stm32_clock_enable(hi2c->clock);
325b844655cSEtienne Carriere 
326b844655cSEtienne Carriere 	cfg->cr1 = io_read32(base + I2C_CR1);
327b844655cSEtienne Carriere 	cfg->cr2 = io_read32(base + I2C_CR2);
328b844655cSEtienne Carriere 	cfg->oar1 = io_read32(base + I2C_OAR1);
329b844655cSEtienne Carriere 	cfg->oar2 = io_read32(base + I2C_OAR2);
330b844655cSEtienne Carriere 	cfg->timingr = io_read32(base + I2C_TIMINGR);
331b844655cSEtienne Carriere 
332b844655cSEtienne Carriere 	stm32_clock_disable(hi2c->clock);
333b844655cSEtienne Carriere }
334b844655cSEtienne Carriere 
335b844655cSEtienne Carriere static void restore_cfg(struct i2c_handle_s *hi2c, struct i2c_cfg *cfg)
336b844655cSEtienne Carriere {
337b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
338b844655cSEtienne Carriere 
339b844655cSEtienne Carriere 	stm32_clock_enable(hi2c->clock);
340b844655cSEtienne Carriere 
341b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR1, I2C_CR1_PE);
342b844655cSEtienne Carriere 	io_write32(base + I2C_TIMINGR, cfg->timingr & TIMINGR_CLEAR_MASK);
343b844655cSEtienne Carriere 	io_write32(base + I2C_OAR1, cfg->oar1);
344b844655cSEtienne Carriere 	io_write32(base + I2C_CR2, cfg->cr2);
345b844655cSEtienne Carriere 	io_write32(base + I2C_OAR2, cfg->oar2);
346b844655cSEtienne Carriere 	io_write32(base + I2C_CR1, cfg->cr1 & ~I2C_CR1_PE);
347b844655cSEtienne Carriere 	io_setbits32(base + I2C_CR1, cfg->cr1 & I2C_CR1_PE);
348b844655cSEtienne Carriere 
349b844655cSEtienne Carriere 	stm32_clock_disable(hi2c->clock);
350b844655cSEtienne Carriere }
351b844655cSEtienne Carriere 
352b844655cSEtienne Carriere static void __maybe_unused dump_cfg(struct i2c_cfg *cfg __maybe_unused)
353b844655cSEtienne Carriere {
354b844655cSEtienne Carriere 	DMSG("CR1:  0x%" PRIx32, cfg->cr1);
355b844655cSEtienne Carriere 	DMSG("CR2:  0x%" PRIx32, cfg->cr2);
356b844655cSEtienne Carriere 	DMSG("OAR1: 0x%" PRIx32, cfg->oar1);
357b844655cSEtienne Carriere 	DMSG("OAR2: 0x%" PRIx32, cfg->oar2);
358b844655cSEtienne Carriere 	DMSG("TIM:  0x%" PRIx32, cfg->timingr);
359b844655cSEtienne Carriere }
360b844655cSEtienne Carriere 
361b844655cSEtienne Carriere static void __maybe_unused dump_i2c(struct i2c_handle_s *hi2c)
362b844655cSEtienne Carriere {
363b844655cSEtienne Carriere 	vaddr_t __maybe_unused base = get_base(hi2c);
364b844655cSEtienne Carriere 
365b844655cSEtienne Carriere 	stm32_clock_enable(hi2c->clock);
366b844655cSEtienne Carriere 
367b844655cSEtienne Carriere 	DMSG("CR1:  0x%" PRIx32, io_read32(base + I2C_CR1));
368b844655cSEtienne Carriere 	DMSG("CR2:  0x%" PRIx32, io_read32(base + I2C_CR2));
369b844655cSEtienne Carriere 	DMSG("OAR1: 0x%" PRIx32, io_read32(base + I2C_OAR1));
370b844655cSEtienne Carriere 	DMSG("OAR2: 0x%" PRIx32, io_read32(base + I2C_OAR2));
371b844655cSEtienne Carriere 	DMSG("TIM:  0x%" PRIx32, io_read32(base + I2C_TIMINGR));
372b844655cSEtienne Carriere 
373b844655cSEtienne Carriere 	stm32_clock_disable(hi2c->clock);
374b844655cSEtienne Carriere }
375b844655cSEtienne Carriere 
376b844655cSEtienne Carriere /*
377b844655cSEtienne Carriere  * Compute the I2C device timings
378b844655cSEtienne Carriere  *
379b844655cSEtienne Carriere  * @init: Ref to the initialization configuration structure
380b844655cSEtienne Carriere  * @clock_src: I2C clock source frequency (Hz)
381b844655cSEtienne Carriere  * @timing: Pointer to the final computed timing result
382b844655cSEtienne Carriere  * Return 0 on success or a negative value
383b844655cSEtienne Carriere  */
384b844655cSEtienne Carriere static int i2c_compute_timing(struct stm32_i2c_init_s *init,
385b844655cSEtienne Carriere 			      uint32_t clock_src, uint32_t *timing)
386b844655cSEtienne Carriere {
387b844655cSEtienne Carriere 	enum i2c_speed_e mode = init->speed_mode;
388b844655cSEtienne Carriere 	uint32_t speed_freq = i2c_specs[mode].rate;
389b844655cSEtienne Carriere 	uint32_t i2cbus = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, speed_freq);
390b844655cSEtienne Carriere 	uint32_t i2cclk = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, clock_src);
391b844655cSEtienne Carriere 	uint32_t p_prev = I2C_TIMINGR_PRESC_MAX;
392b844655cSEtienne Carriere 	uint32_t af_delay_min = 0;
393b844655cSEtienne Carriere 	uint32_t af_delay_max = 0;
394b844655cSEtienne Carriere 	uint32_t dnf_delay = 0;
395b844655cSEtienne Carriere 	uint32_t tsync = 0;
396b844655cSEtienne Carriere 	uint32_t clk_min = 0;
397b844655cSEtienne Carriere 	uint32_t clk_max = 0;
398b844655cSEtienne Carriere 	int clk_error_prev = 0;
399b844655cSEtienne Carriere 	uint16_t p = 0;
400b844655cSEtienne Carriere 	uint16_t l = 0;
401b844655cSEtienne Carriere 	uint16_t a = 0;
402b844655cSEtienne Carriere 	uint16_t h = 0;
403b844655cSEtienne Carriere 	unsigned int sdadel_min = 0;
404b844655cSEtienne Carriere 	unsigned int sdadel_max = 0;
405b844655cSEtienne Carriere 	unsigned int scldel_min = 0;
406b844655cSEtienne Carriere 	unsigned int delay = 0;
407b844655cSEtienne Carriere 	int s = -1;
408b844655cSEtienne Carriere 	struct i2c_timing_s solutions[I2C_TIMINGR_PRESC_MAX] = { 0 };
409b844655cSEtienne Carriere 
410b844655cSEtienne Carriere 	switch (mode) {
411b844655cSEtienne Carriere 	case I2C_SPEED_STANDARD:
412b844655cSEtienne Carriere 	case I2C_SPEED_FAST:
413b844655cSEtienne Carriere 	case I2C_SPEED_FAST_PLUS:
414b844655cSEtienne Carriere 		break;
415b844655cSEtienne Carriere 	default:
416b844655cSEtienne Carriere 		EMSG("I2C speed out of bound {%d/%d}",
417b844655cSEtienne Carriere 		     mode, I2C_SPEED_FAST_PLUS);
418b844655cSEtienne Carriere 		return -1;
419b844655cSEtienne Carriere 	}
420b844655cSEtienne Carriere 
421b844655cSEtienne Carriere 	speed_freq = i2c_specs[mode].rate;
422b844655cSEtienne Carriere 	i2cbus = UDIV_ROUND_NEAREST(I2C_NSEC_PER_SEC, speed_freq);
423b844655cSEtienne Carriere 	clk_error_prev = INT_MAX;
424b844655cSEtienne Carriere 
425b844655cSEtienne Carriere 	if ((init->rise_time > i2c_specs[mode].rise_max) ||
426b844655cSEtienne Carriere 	    (init->fall_time > i2c_specs[mode].fall_max)) {
427b844655cSEtienne Carriere 		EMSG(" I2C timings out of bound: Rise{%d > %d}/Fall{%d > %d}",
428b844655cSEtienne Carriere 		     init->rise_time, i2c_specs[mode].rise_max,
429b844655cSEtienne Carriere 		     init->fall_time, i2c_specs[mode].fall_max);
430b844655cSEtienne Carriere 		return -1;
431b844655cSEtienne Carriere 	}
432b844655cSEtienne Carriere 
433b844655cSEtienne Carriere 	if (init->digital_filter_coef > STM32_I2C_DIGITAL_FILTER_MAX) {
434b844655cSEtienne Carriere 		EMSG("DNF out of bound %d/%d",
435b844655cSEtienne Carriere 		     init->digital_filter_coef, STM32_I2C_DIGITAL_FILTER_MAX);
436b844655cSEtienne Carriere 		return -1;
437b844655cSEtienne Carriere 	}
438b844655cSEtienne Carriere 
439b844655cSEtienne Carriere 	/* Analog and Digital Filters */
440b844655cSEtienne Carriere 	if (init->analog_filter) {
441b844655cSEtienne Carriere 		af_delay_min = STM32_I2C_ANALOG_FILTER_DELAY_MIN;
442b844655cSEtienne Carriere 		af_delay_max = STM32_I2C_ANALOG_FILTER_DELAY_MAX;
443b844655cSEtienne Carriere 	}
444b844655cSEtienne Carriere 	dnf_delay = init->digital_filter_coef * i2cclk;
445b844655cSEtienne Carriere 
446b844655cSEtienne Carriere 	sdadel_min = i2c_specs[mode].hddat_min + init->fall_time;
447b844655cSEtienne Carriere 	delay = af_delay_min - ((init->digital_filter_coef + 3) * i2cclk);
448b844655cSEtienne Carriere 	if (SUB_OVERFLOW(sdadel_min, delay, &sdadel_min))
449b844655cSEtienne Carriere 		sdadel_min = 0;
450b844655cSEtienne Carriere 
451b844655cSEtienne Carriere 	sdadel_max = i2c_specs[mode].vddat_max - init->rise_time;
452b844655cSEtienne Carriere 	delay = af_delay_max - ((init->digital_filter_coef + 4) * i2cclk);
453b844655cSEtienne Carriere 	if (SUB_OVERFLOW(sdadel_max, delay, &sdadel_max))
454b844655cSEtienne Carriere 		sdadel_max = 0;
455b844655cSEtienne Carriere 
456b844655cSEtienne Carriere 	scldel_min = init->rise_time + i2c_specs[mode].sudat_min;
457b844655cSEtienne Carriere 
458b844655cSEtienne Carriere 	DMSG("I2C SDADEL(min/max): %u/%u, SCLDEL(Min): %u",
459b844655cSEtienne Carriere 	     sdadel_min, sdadel_max, scldel_min);
460b844655cSEtienne Carriere 
461b844655cSEtienne Carriere 	/* Compute possible values for PRESC, SCLDEL and SDADEL */
462b844655cSEtienne Carriere 	for (p = 0; p < I2C_TIMINGR_PRESC_MAX; p++) {
463b844655cSEtienne Carriere 		for (l = 0; l < I2C_TIMINGR_SCLDEL_MAX; l++) {
464b844655cSEtienne Carriere 			uint32_t scldel = (l + 1) * (p + 1) * i2cclk;
465b844655cSEtienne Carriere 
466b844655cSEtienne Carriere 			if (scldel < scldel_min)
467b844655cSEtienne Carriere 				continue;
468b844655cSEtienne Carriere 
469b844655cSEtienne Carriere 			for (a = 0; a < I2C_TIMINGR_SDADEL_MAX; a++) {
470b844655cSEtienne Carriere 				uint32_t sdadel = (a * (p + 1) + 1) * i2cclk;
471b844655cSEtienne Carriere 
472b844655cSEtienne Carriere 				if ((sdadel >= sdadel_min) &&
473b844655cSEtienne Carriere 				    (sdadel <= sdadel_max) &&
474b844655cSEtienne Carriere 				    (p != p_prev)) {
475b844655cSEtienne Carriere 					solutions[p].scldel = l;
476b844655cSEtienne Carriere 					solutions[p].sdadel = a;
477b844655cSEtienne Carriere 					solutions[p].is_saved = true;
478b844655cSEtienne Carriere 					p_prev = p;
479b844655cSEtienne Carriere 					break;
480b844655cSEtienne Carriere 				}
481b844655cSEtienne Carriere 			}
482b844655cSEtienne Carriere 
483b844655cSEtienne Carriere 			if (p_prev == p)
484b844655cSEtienne Carriere 				break;
485b844655cSEtienne Carriere 		}
486b844655cSEtienne Carriere 	}
487b844655cSEtienne Carriere 
488b844655cSEtienne Carriere 	if (p_prev == I2C_TIMINGR_PRESC_MAX) {
489b844655cSEtienne Carriere 		EMSG(" I2C no Prescaler solution");
490b844655cSEtienne Carriere 		return -1;
491b844655cSEtienne Carriere 	}
492b844655cSEtienne Carriere 
493b844655cSEtienne Carriere 	tsync = af_delay_min + dnf_delay + (2 * i2cclk);
494b844655cSEtienne Carriere 	clk_max = I2C_NSEC_PER_SEC / i2c_specs[mode].rate_min;
495b844655cSEtienne Carriere 	clk_min = I2C_NSEC_PER_SEC / i2c_specs[mode].rate_max;
496b844655cSEtienne Carriere 
497b844655cSEtienne Carriere 	/*
498b844655cSEtienne Carriere 	 * Among prescaler possibilities discovered above figures out SCL Low
499b844655cSEtienne Carriere 	 * and High Period. Provided:
500b844655cSEtienne Carriere 	 * - SCL Low Period has to be higher than Low Period of the SCL Clock
501b844655cSEtienne Carriere 	 *   defined by I2C Specification. I2C Clock has to be lower than
502b844655cSEtienne Carriere 	 *   (SCL Low Period - Analog/Digital filters) / 4.
503b844655cSEtienne Carriere 	 * - SCL High Period has to be lower than High Period of the SCL Clock
504b844655cSEtienne Carriere 	 *   defined by I2C Specification.
505b844655cSEtienne Carriere 	 * - I2C Clock has to be lower than SCL High Period.
506b844655cSEtienne Carriere 	 */
507b844655cSEtienne Carriere 	for (p = 0; p < I2C_TIMINGR_PRESC_MAX; p++) {
508b844655cSEtienne Carriere 		uint32_t prescaler = (p + 1) * i2cclk;
509b844655cSEtienne Carriere 
510b844655cSEtienne Carriere 		if (!solutions[p].is_saved)
511b844655cSEtienne Carriere 			continue;
512b844655cSEtienne Carriere 
513b844655cSEtienne Carriere 		for (l = 0; l < I2C_TIMINGR_SCLL_MAX; l++) {
514b844655cSEtienne Carriere 			uint32_t tscl_l = ((l + 1) * prescaler) + tsync;
515b844655cSEtienne Carriere 
516b844655cSEtienne Carriere 			if ((tscl_l < i2c_specs[mode].l_min) ||
517b844655cSEtienne Carriere 			    (i2cclk >=
518b844655cSEtienne Carriere 			     ((tscl_l - af_delay_min - dnf_delay) / 4)))
519b844655cSEtienne Carriere 				continue;
520b844655cSEtienne Carriere 
521b844655cSEtienne Carriere 			for (h = 0; h < I2C_TIMINGR_SCLH_MAX; h++) {
522b844655cSEtienne Carriere 				uint32_t tscl_h = ((h + 1) * prescaler) + tsync;
523b844655cSEtienne Carriere 				uint32_t tscl = tscl_l + tscl_h +
524b844655cSEtienne Carriere 						init->rise_time +
525b844655cSEtienne Carriere 						init->fall_time;
526b844655cSEtienne Carriere 
527b844655cSEtienne Carriere 				if ((tscl >= clk_min) && (tscl <= clk_max) &&
528b844655cSEtienne Carriere 				    (tscl_h >= i2c_specs[mode].h_min) &&
529b844655cSEtienne Carriere 				    (i2cclk < tscl_h)) {
530b844655cSEtienne Carriere 					int clk_error = tscl - i2cbus;
531b844655cSEtienne Carriere 
532b844655cSEtienne Carriere 					if (clk_error < 0)
533b844655cSEtienne Carriere 						clk_error = -clk_error;
534b844655cSEtienne Carriere 
535b844655cSEtienne Carriere 					if (clk_error < clk_error_prev) {
536b844655cSEtienne Carriere 						clk_error_prev = clk_error;
537b844655cSEtienne Carriere 						solutions[p].scll = l;
538b844655cSEtienne Carriere 						solutions[p].sclh = h;
539b844655cSEtienne Carriere 						s = p;
540b844655cSEtienne Carriere 					}
541b844655cSEtienne Carriere 				}
542b844655cSEtienne Carriere 			}
543b844655cSEtienne Carriere 		}
544b844655cSEtienne Carriere 	}
545b844655cSEtienne Carriere 
546b844655cSEtienne Carriere 	if (s < 0) {
547b844655cSEtienne Carriere 		EMSG(" I2C no solution at all");
548b844655cSEtienne Carriere 		return -1;
549b844655cSEtienne Carriere 	}
550b844655cSEtienne Carriere 
551b844655cSEtienne Carriere 	/* Finalize timing settings */
552b844655cSEtienne Carriere 	*timing = I2C_SET_TIMINGR_PRESC(s) |
553b844655cSEtienne Carriere 		   I2C_SET_TIMINGR_SCLDEL(solutions[s].scldel) |
554b844655cSEtienne Carriere 		   I2C_SET_TIMINGR_SDADEL(solutions[s].sdadel) |
555b844655cSEtienne Carriere 		   I2C_SET_TIMINGR_SCLH(solutions[s].sclh) |
556b844655cSEtienne Carriere 		   I2C_SET_TIMINGR_SCLL(solutions[s].scll);
557b844655cSEtienne Carriere 
558b844655cSEtienne Carriere 	DMSG("I2C TIMINGR (PRESC/SCLDEL/SDADEL): %i/%i/%i",
559b844655cSEtienne Carriere 		s, solutions[s].scldel, solutions[s].sdadel);
560b844655cSEtienne Carriere 	DMSG("I2C TIMINGR (SCLH/SCLL): %i/%i",
561b844655cSEtienne Carriere 		solutions[s].sclh, solutions[s].scll);
562b844655cSEtienne Carriere 	DMSG("I2C TIMINGR: 0x%x", *timing);
563b844655cSEtienne Carriere 
564b844655cSEtienne Carriere 	return 0;
565b844655cSEtienne Carriere }
566b844655cSEtienne Carriere 
567b844655cSEtienne Carriere /*
568b844655cSEtienne Carriere  * Setup the I2C device timings
569b844655cSEtienne Carriere  *
570b844655cSEtienne Carriere  * @hi2c: I2C handle structure
571b844655cSEtienne Carriere  * @init: Ref to the initialization configuration structure
572b844655cSEtienne Carriere  * @timing: Output TIMINGR register configuration value
573b844655cSEtienne Carriere  * @retval 0 if OK, negative value else
574b844655cSEtienne Carriere  */
575b844655cSEtienne Carriere static int i2c_setup_timing(struct i2c_handle_s *hi2c,
576b844655cSEtienne Carriere 			    struct stm32_i2c_init_s *init,
577b844655cSEtienne Carriere 			    uint32_t *timing)
578b844655cSEtienne Carriere {
579b844655cSEtienne Carriere 	int rc = 0;
580b844655cSEtienne Carriere 	uint32_t clock_src = stm32_clock_get_rate(hi2c->clock);
581b844655cSEtienne Carriere 
582b844655cSEtienne Carriere 	if (!clock_src) {
583b844655cSEtienne Carriere 		EMSG("Null I2C clock rate");
584b844655cSEtienne Carriere 		return -1;
585b844655cSEtienne Carriere 	}
586b844655cSEtienne Carriere 
587b844655cSEtienne Carriere 	do {
588b844655cSEtienne Carriere 		rc = i2c_compute_timing(init, clock_src, timing);
589b844655cSEtienne Carriere 		if (rc) {
590b844655cSEtienne Carriere 			EMSG("Failed to compute I2C timings");
591b844655cSEtienne Carriere 			if (init->speed_mode > I2C_SPEED_STANDARD) {
592b844655cSEtienne Carriere 				init->speed_mode--;
593b844655cSEtienne Carriere 				IMSG("Downgrade I2C speed to %uHz)",
594b844655cSEtienne Carriere 				     i2c_specs[init->speed_mode].rate);
595b844655cSEtienne Carriere 			} else {
596b844655cSEtienne Carriere 				break;
597b844655cSEtienne Carriere 			}
598b844655cSEtienne Carriere 		}
599b844655cSEtienne Carriere 	} while (rc);
600b844655cSEtienne Carriere 
601b844655cSEtienne Carriere 	if (rc) {
602b844655cSEtienne Carriere 		EMSG("Impossible to compute I2C timings");
603b844655cSEtienne Carriere 		return rc;
604b844655cSEtienne Carriere 	}
605b844655cSEtienne Carriere 
606b844655cSEtienne Carriere 	DMSG("I2C Speed Mode(%i), Freq(%i), Clk Source(%i)",
607b844655cSEtienne Carriere 	     init->speed_mode, i2c_specs[init->speed_mode].rate, clock_src);
608b844655cSEtienne Carriere 	DMSG("I2C Rise(%i) and Fall(%i) Time",
609b844655cSEtienne Carriere 	     init->rise_time, init->fall_time);
610b844655cSEtienne Carriere 	DMSG("I2C Analog Filter(%s), DNF(%i)",
611b844655cSEtienne Carriere 	     init->analog_filter ? "On" : "Off", init->digital_filter_coef);
612b844655cSEtienne Carriere 
613b844655cSEtienne Carriere 	return 0;
614b844655cSEtienne Carriere }
615b844655cSEtienne Carriere 
616b844655cSEtienne Carriere /*
617b844655cSEtienne Carriere  * Configure I2C Analog noise filter.
618b844655cSEtienne Carriere  * @hi2c: I2C handle structure
619b844655cSEtienne Carriere  * @analog_filter_on: True if enabling analog filter, false otherwise
620b844655cSEtienne Carriere  * Return 0 on success or a negative value
621b844655cSEtienne Carriere  */
622b844655cSEtienne Carriere static int i2c_config_analog_filter(struct i2c_handle_s *hi2c,
623b844655cSEtienne Carriere 				    bool analog_filter_on)
624b844655cSEtienne Carriere {
625b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
626b844655cSEtienne Carriere 
627b844655cSEtienne Carriere 	if (hi2c->i2c_state != I2C_STATE_READY)
628b844655cSEtienne Carriere 		return -1;
629b844655cSEtienne Carriere 
630b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_BUSY;
631b844655cSEtienne Carriere 
632b844655cSEtienne Carriere 	/* Disable the selected I2C peripheral */
633b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR1, I2C_CR1_PE);
634b844655cSEtienne Carriere 
635b844655cSEtienne Carriere 	/* Reset I2Cx ANOFF bit */
636b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR1, I2C_CR1_ANFOFF);
637b844655cSEtienne Carriere 
638b844655cSEtienne Carriere 	/* Set analog filter bit if filter is disabled */
639b844655cSEtienne Carriere 	if (!analog_filter_on)
640b844655cSEtienne Carriere 		io_setbits32(base + I2C_CR1, I2C_CR1_ANFOFF);
641b844655cSEtienne Carriere 
642b844655cSEtienne Carriere 	/* Enable the selected I2C peripheral */
643b844655cSEtienne Carriere 	io_setbits32(base + I2C_CR1, I2C_CR1_PE);
644b844655cSEtienne Carriere 
645b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
646b844655cSEtienne Carriere 
647b844655cSEtienne Carriere 	return 0;
648b844655cSEtienne Carriere }
649b844655cSEtienne Carriere 
650b844655cSEtienne Carriere int stm32_i2c_get_setup_from_fdt(void *fdt, int node,
651c75303f7SEtienne Carriere 				 struct stm32_i2c_init_s *init,
652c75303f7SEtienne Carriere 				 struct stm32_pinctrl **pinctrl,
653c75303f7SEtienne Carriere 				 size_t *pinctrl_count)
654b844655cSEtienne Carriere {
655b844655cSEtienne Carriere 	const fdt32_t *cuint = NULL;
656b844655cSEtienne Carriere 	struct dt_node_info info = { .status = 0 };
657fee710d0SEtienne Carriere 	int count = 0;
658b844655cSEtienne Carriere 
659b844655cSEtienne Carriere 	/* Default STM32 specific configs caller may need to overwrite */
660b844655cSEtienne Carriere 	memset(init, 0, sizeof(*init));
661b844655cSEtienne Carriere 
662b844655cSEtienne Carriere 	_fdt_fill_device_info(fdt, &info, node);
663b844655cSEtienne Carriere 	init->pbase = info.reg;
664b844655cSEtienne Carriere 	init->clock = info.clock;
665b844655cSEtienne Carriere 	assert(info.reg != DT_INFO_INVALID_REG &&
666b844655cSEtienne Carriere 	       info.clock != DT_INFO_INVALID_CLOCK);
667b844655cSEtienne Carriere 
668b844655cSEtienne Carriere 	cuint = fdt_getprop(fdt, node, "i2c-scl-rising-time-ns", NULL);
669b844655cSEtienne Carriere 	if (cuint)
670b844655cSEtienne Carriere 		init->rise_time = fdt32_to_cpu(*cuint);
671b844655cSEtienne Carriere 	else
672b844655cSEtienne Carriere 		init->rise_time = STM32_I2C_RISE_TIME_DEFAULT;
673b844655cSEtienne Carriere 
674b844655cSEtienne Carriere 	cuint = fdt_getprop(fdt, node, "i2c-scl-falling-time-ns", NULL);
675b844655cSEtienne Carriere 	if (cuint)
676b844655cSEtienne Carriere 		init->fall_time = fdt32_to_cpu(*cuint);
677b844655cSEtienne Carriere 	else
678b844655cSEtienne Carriere 		init->fall_time = STM32_I2C_FALL_TIME_DEFAULT;
679b844655cSEtienne Carriere 
680b844655cSEtienne Carriere 	cuint = fdt_getprop(fdt, node, "clock-frequency", NULL);
681b844655cSEtienne Carriere 	if (cuint) {
682b844655cSEtienne Carriere 		switch (fdt32_to_cpu(*cuint)) {
683b844655cSEtienne Carriere 		case STANDARD_RATE:
684b844655cSEtienne Carriere 			init->speed_mode = I2C_SPEED_STANDARD;
685b844655cSEtienne Carriere 			break;
686b844655cSEtienne Carriere 		case FAST_RATE:
687b844655cSEtienne Carriere 			init->speed_mode = I2C_SPEED_FAST;
688b844655cSEtienne Carriere 			break;
689b844655cSEtienne Carriere 		case FAST_PLUS_RATE:
690b844655cSEtienne Carriere 			init->speed_mode = I2C_SPEED_FAST_PLUS;
691b844655cSEtienne Carriere 			break;
692b844655cSEtienne Carriere 		default:
693b844655cSEtienne Carriere 			init->speed_mode = STM32_I2C_SPEED_DEFAULT;
694b844655cSEtienne Carriere 			break;
695b844655cSEtienne Carriere 		}
696b844655cSEtienne Carriere 	} else {
697b844655cSEtienne Carriere 		init->speed_mode = STM32_I2C_SPEED_DEFAULT;
698b844655cSEtienne Carriere 	}
699b844655cSEtienne Carriere 
700c75303f7SEtienne Carriere 	count = stm32_pinctrl_fdt_get_pinctrl(fdt, node, NULL, 0);
701c75303f7SEtienne Carriere 	if (count <= 0) {
702c75303f7SEtienne Carriere 		*pinctrl = NULL;
703c75303f7SEtienne Carriere 		*pinctrl_count = 0;
704c75303f7SEtienne Carriere 		return count;
705c75303f7SEtienne Carriere 	}
706c75303f7SEtienne Carriere 
707c75303f7SEtienne Carriere 	if (count > 2)
708c75303f7SEtienne Carriere 		panic("Too many PINCTRLs found");
709c75303f7SEtienne Carriere 
710c75303f7SEtienne Carriere 	*pinctrl = calloc(count, sizeof(**pinctrl));
711c75303f7SEtienne Carriere 	if (!*pinctrl)
712c75303f7SEtienne Carriere 		panic();
713c75303f7SEtienne Carriere 
714c75303f7SEtienne Carriere 	*pinctrl_count = stm32_pinctrl_fdt_get_pinctrl(fdt, node,
715c75303f7SEtienne Carriere 						       *pinctrl, count);
716c75303f7SEtienne Carriere 	assert(*pinctrl_count == (unsigned int)count);
717c75303f7SEtienne Carriere 
718b844655cSEtienne Carriere 	return 0;
719b844655cSEtienne Carriere }
720b844655cSEtienne Carriere 
721b844655cSEtienne Carriere int stm32_i2c_init(struct i2c_handle_s *hi2c,
722b844655cSEtienne Carriere 		   struct stm32_i2c_init_s *init_data)
723b844655cSEtienne Carriere {
724b844655cSEtienne Carriere 	int rc = 0;
725b844655cSEtienne Carriere 	uint32_t timing = 0;
726b844655cSEtienne Carriere 	vaddr_t base = 0;
727b844655cSEtienne Carriere 	uint32_t val = 0;
728b844655cSEtienne Carriere 
729b844655cSEtienne Carriere 	hi2c->base.pa = init_data->pbase;
730b844655cSEtienne Carriere 	hi2c->clock = init_data->clock;
731b844655cSEtienne Carriere 
732b844655cSEtienne Carriere 	rc = i2c_setup_timing(hi2c, init_data, &timing);
733b844655cSEtienne Carriere 	if (rc)
734b844655cSEtienne Carriere 		return rc;
735b844655cSEtienne Carriere 
736b844655cSEtienne Carriere 	stm32_clock_enable(hi2c->clock);
737b844655cSEtienne Carriere 	base = get_base(hi2c);
738b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_BUSY;
739b844655cSEtienne Carriere 
740b844655cSEtienne Carriere 	/* Disable the selected I2C peripheral */
741b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR1, I2C_CR1_PE);
742b844655cSEtienne Carriere 
743b844655cSEtienne Carriere 	/* Configure I2Cx: Frequency range */
744b844655cSEtienne Carriere 	io_write32(base + I2C_TIMINGR, timing & TIMINGR_CLEAR_MASK);
745b844655cSEtienne Carriere 
746b844655cSEtienne Carriere 	/* Disable Own Address1 before set the Own Address1 configuration */
747b844655cSEtienne Carriere 	io_write32(base + I2C_OAR1, 0);
748b844655cSEtienne Carriere 
749b844655cSEtienne Carriere 	/* Configure I2Cx: Own Address1 and ack own address1 mode */
750b844655cSEtienne Carriere 	if (init_data->addr_mode_10b_not_7b)
751b844655cSEtienne Carriere 		io_write32(base + I2C_OAR1,
752b844655cSEtienne Carriere 			   I2C_OAR1_OA1EN | I2C_OAR1_OA1MODE |
753b844655cSEtienne Carriere 			   init_data->own_address1);
754b844655cSEtienne Carriere 	else
755b844655cSEtienne Carriere 		io_write32(base + I2C_OAR1,
756b844655cSEtienne Carriere 			   I2C_OAR1_OA1EN | init_data->own_address1);
757b844655cSEtienne Carriere 
758b844655cSEtienne Carriere 	/* Configure I2Cx: Addressing Master mode */
759b844655cSEtienne Carriere 	io_write32(base + I2C_CR2, 0);
760b844655cSEtienne Carriere 	if (init_data->addr_mode_10b_not_7b)
761b844655cSEtienne Carriere 		io_setbits32(base + I2C_CR2, I2C_CR2_ADD10);
762b844655cSEtienne Carriere 
763b844655cSEtienne Carriere 	/*
764b844655cSEtienne Carriere 	 * Enable the AUTOEND by default, and enable NACK
765b844655cSEtienne Carriere 	 * (should be disabled only during Slave process).
766b844655cSEtienne Carriere 	 */
767b844655cSEtienne Carriere 	io_setbits32(base + I2C_CR2, I2C_CR2_AUTOEND | I2C_CR2_NACK);
768b844655cSEtienne Carriere 
769b844655cSEtienne Carriere 	/* Disable Own Address2 before set the Own Address2 configuration */
770b844655cSEtienne Carriere 	io_write32(base + I2C_OAR2, 0);
771b844655cSEtienne Carriere 
772b844655cSEtienne Carriere 	/* Configure I2Cx: Dual mode and Own Address2 */
773b844655cSEtienne Carriere 	if (init_data->dual_address_mode)
774b844655cSEtienne Carriere 		io_write32(base + I2C_OAR2,
775b844655cSEtienne Carriere 			   I2C_OAR2_OA2EN | init_data->own_address2 |
776b844655cSEtienne Carriere 			   (init_data->own_address2_masks << 8));
777b844655cSEtienne Carriere 
778b844655cSEtienne Carriere 	/* Configure I2Cx: Generalcall and NoStretch mode */
779b844655cSEtienne Carriere 	val = 0;
780b844655cSEtienne Carriere 	if (init_data->general_call_mode)
781b844655cSEtienne Carriere 		val |= I2C_CR1_GCEN;
782b844655cSEtienne Carriere 	if (init_data->no_stretch_mode)
783b844655cSEtienne Carriere 		val |= I2C_CR1_NOSTRETCH;
784b844655cSEtienne Carriere 	io_write32(base + I2C_CR1, val);
785b844655cSEtienne Carriere 
786b844655cSEtienne Carriere 	/* Enable the selected I2C peripheral */
787b844655cSEtienne Carriere 	io_setbits32(base + I2C_CR1, I2C_CR1_PE);
788b844655cSEtienne Carriere 
789b844655cSEtienne Carriere 	hi2c->i2c_err = I2C_ERROR_NONE;
790b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
791b844655cSEtienne Carriere 
792b844655cSEtienne Carriere 	rc = i2c_config_analog_filter(hi2c, init_data->analog_filter);
793b844655cSEtienne Carriere 	if (rc)
794b844655cSEtienne Carriere 		EMSG("I2C analog filter error %d", rc);
795b844655cSEtienne Carriere 
796b844655cSEtienne Carriere 	stm32_clock_disable(hi2c->clock);
797b844655cSEtienne Carriere 
798b844655cSEtienne Carriere 	return rc;
799b844655cSEtienne Carriere }
800b844655cSEtienne Carriere 
801b844655cSEtienne Carriere /* I2C transmit (TX) data register flush sequence */
802b844655cSEtienne Carriere static void i2c_flush_txdr(struct i2c_handle_s *hi2c)
803b844655cSEtienne Carriere {
804b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
805b844655cSEtienne Carriere 
806b844655cSEtienne Carriere 	/*
807b844655cSEtienne Carriere 	 * If a pending TXIS flag is set,
808b844655cSEtienne Carriere 	 * write a dummy data in TXDR to clear it.
809b844655cSEtienne Carriere 	 */
810b844655cSEtienne Carriere 	if (io_read32(base + I2C_ISR) & I2C_ISR_TXIS)
811b844655cSEtienne Carriere 		io_write32(base + I2C_TXDR, 0);
812b844655cSEtienne Carriere 
813b844655cSEtienne Carriere 	/* Flush TX register if not empty */
814b844655cSEtienne Carriere 	if ((io_read32(base + I2C_ISR) & I2C_ISR_TXE) == 0)
815b844655cSEtienne Carriere 		io_setbits32(base + I2C_ISR, I2C_ISR_TXE);
816b844655cSEtienne Carriere }
817b844655cSEtienne Carriere 
818b844655cSEtienne Carriere /*
819b844655cSEtienne Carriere  * Wait for a single target I2C_ISR bit to reach an awaited value (0 or 1)
820b844655cSEtienne Carriere  *
821b844655cSEtienne Carriere  * @hi2c: I2C handle structure
822b844655cSEtienne Carriere  * @bit_mask: Bit mask for the target single bit position to consider
823b844655cSEtienne Carriere  * @awaited_value: Awaited value of the target bit in I2C_ISR, 0 or 1
824b844655cSEtienne Carriere  * @timeout_ref: Expriation timeout reference
825b844655cSEtienne Carriere  * Return 0 on success and a non-zero value on timeout
826b844655cSEtienne Carriere  */
827b844655cSEtienne Carriere static int wait_isr_event(struct i2c_handle_s *hi2c, uint32_t bit_mask,
828b844655cSEtienne Carriere 			  unsigned int awaited_value, uint64_t timeout_ref)
829b844655cSEtienne Carriere {
830b844655cSEtienne Carriere 	vaddr_t isr = get_base(hi2c) + I2C_ISR;
831b844655cSEtienne Carriere 
832b844655cSEtienne Carriere 	assert(IS_POWER_OF_TWO(bit_mask) && !(awaited_value & ~1U));
833b844655cSEtienne Carriere 
834b844655cSEtienne Carriere 	/* May timeout while TEE thread is suspended */
835b844655cSEtienne Carriere 	while (!timeout_elapsed(timeout_ref))
836b844655cSEtienne Carriere 		if (!!(io_read32(isr) & bit_mask) == awaited_value)
837b844655cSEtienne Carriere 			break;
838b844655cSEtienne Carriere 
839b844655cSEtienne Carriere 	if (!!(io_read32(isr) & bit_mask) == awaited_value)
840b844655cSEtienne Carriere 		return 0;
841b844655cSEtienne Carriere 
842b844655cSEtienne Carriere 	notif_i2c_timeout(hi2c);
843b844655cSEtienne Carriere 	return -1;
844b844655cSEtienne Carriere }
845b844655cSEtienne Carriere 
846b844655cSEtienne Carriere /* Handle Acknowledge-Failed sequence detection during an I2C Communication */
847b844655cSEtienne Carriere static int i2c_ack_failed(struct i2c_handle_s *hi2c, uint64_t timeout_ref)
848b844655cSEtienne Carriere {
849b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
850b844655cSEtienne Carriere 
851b844655cSEtienne Carriere 	if ((io_read32(base + I2C_ISR) & I2C_ISR_NACKF) == 0U)
852b844655cSEtienne Carriere 		return 0;
853b844655cSEtienne Carriere 
854b844655cSEtienne Carriere 	/*
855b844655cSEtienne Carriere 	 * Wait until STOP Flag is reset. Use polling method.
856b844655cSEtienne Carriere 	 * AutoEnd should be initiate after AF.
857b844655cSEtienne Carriere 	 * Timeout may elpased while TEE thread is suspended.
858b844655cSEtienne Carriere 	 */
859b844655cSEtienne Carriere 	while (!timeout_elapsed(timeout_ref))
860b844655cSEtienne Carriere 		if (io_read32(base + I2C_ISR) & I2C_ISR_STOPF)
861b844655cSEtienne Carriere 			break;
862b844655cSEtienne Carriere 
863b844655cSEtienne Carriere 	if ((io_read32(base + I2C_ISR) & I2C_ISR_STOPF) == 0) {
864b844655cSEtienne Carriere 		notif_i2c_timeout(hi2c);
865b844655cSEtienne Carriere 		return -1;
866b844655cSEtienne Carriere 	}
867b844655cSEtienne Carriere 
868b844655cSEtienne Carriere 	io_write32(base + I2C_ICR, I2C_ISR_NACKF);
869b844655cSEtienne Carriere 
870b844655cSEtienne Carriere 	io_write32(base + I2C_ICR, I2C_ISR_STOPF);
871b844655cSEtienne Carriere 
872b844655cSEtienne Carriere 	i2c_flush_txdr(hi2c);
873b844655cSEtienne Carriere 
874b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR2, CR2_RESET_MASK);
875b844655cSEtienne Carriere 
876b844655cSEtienne Carriere 	hi2c->i2c_err |= I2C_ERROR_ACKF;
877b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
878b844655cSEtienne Carriere 
879b844655cSEtienne Carriere 	return -1;
880b844655cSEtienne Carriere }
881b844655cSEtienne Carriere 
882b844655cSEtienne Carriere /* Wait TXIS bit is 1 in I2C_ISR register */
883b844655cSEtienne Carriere static int i2c_wait_txis(struct i2c_handle_s *hi2c, uint64_t timeout_ref)
884b844655cSEtienne Carriere {
885b844655cSEtienne Carriere 	while (!timeout_elapsed(timeout_ref)) {
886b844655cSEtienne Carriere 		if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_TXIS)
887b844655cSEtienne Carriere 			break;
888b844655cSEtienne Carriere 		if (i2c_ack_failed(hi2c, timeout_ref))
889b844655cSEtienne Carriere 			return -1;
890b844655cSEtienne Carriere 	}
891b844655cSEtienne Carriere 
892b844655cSEtienne Carriere 	if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_TXIS)
893b844655cSEtienne Carriere 		return 0;
894b844655cSEtienne Carriere 
895b844655cSEtienne Carriere 	if (i2c_ack_failed(hi2c, timeout_ref))
896b844655cSEtienne Carriere 		return -1;
897b844655cSEtienne Carriere 
898b844655cSEtienne Carriere 	notif_i2c_timeout(hi2c);
899b844655cSEtienne Carriere 	return -1;
900b844655cSEtienne Carriere }
901b844655cSEtienne Carriere 
902b844655cSEtienne Carriere /* Wait STOPF bit is 1 in I2C_ISR register */
903b844655cSEtienne Carriere static int i2c_wait_stop(struct i2c_handle_s *hi2c, uint64_t timeout_ref)
904b844655cSEtienne Carriere {
905*ae49405bSEtienne Carriere 	while (!timeout_elapsed(timeout_ref)) {
906b844655cSEtienne Carriere 		if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_STOPF)
907b844655cSEtienne Carriere 			break;
908b844655cSEtienne Carriere 
909b844655cSEtienne Carriere 		if (i2c_ack_failed(hi2c, timeout_ref))
910b844655cSEtienne Carriere 			return -1;
911b844655cSEtienne Carriere 	}
912b844655cSEtienne Carriere 
913b844655cSEtienne Carriere 	if (io_read32(get_base(hi2c) + I2C_ISR) & I2C_ISR_STOPF)
914b844655cSEtienne Carriere 		return 0;
915b844655cSEtienne Carriere 
916b844655cSEtienne Carriere 	if (i2c_ack_failed(hi2c, timeout_ref))
917b844655cSEtienne Carriere 		return -1;
918b844655cSEtienne Carriere 
919b844655cSEtienne Carriere 	notif_i2c_timeout(hi2c);
920b844655cSEtienne Carriere 	return -1;
921b844655cSEtienne Carriere }
922b844655cSEtienne Carriere 
923b844655cSEtienne Carriere /*
924b844655cSEtienne Carriere  * Load I2C_CR2 register for a I2C transfer
925b844655cSEtienne Carriere  *
926b844655cSEtienne Carriere  * @hi2c: I2C handle structure
927b844655cSEtienne Carriere  * @dev_addr: Slave address to be transferred
928b844655cSEtienne Carriere  * @size: Number of bytes to be transferred
929b844655cSEtienne Carriere  * @i2c_mode: One of I2C_{RELOAD|AUTOEND|SOFTEND}_MODE: Enable Reload mode.
930b844655cSEtienne Carriere  * @startstop: One of I2C_NO_STARTSTOP, I2C_GENERATE_STOP,
931b844655cSEtienne Carriere  *		I2C_GENERATE_START_{READ|WRITE}
932b844655cSEtienne Carriere  */
933b844655cSEtienne Carriere static void i2c_transfer_config(struct i2c_handle_s *hi2c, uint32_t dev_addr,
934b844655cSEtienne Carriere 				uint32_t size, uint32_t i2c_mode,
935b844655cSEtienne Carriere 				uint32_t startstop)
936b844655cSEtienne Carriere {
937b844655cSEtienne Carriere 	uint32_t clr_value = I2C_CR2_SADD | I2C_CR2_NBYTES | I2C_CR2_RELOAD |
938b844655cSEtienne Carriere 			     I2C_CR2_AUTOEND | I2C_CR2_START | I2C_CR2_STOP |
939b844655cSEtienne Carriere 			     (I2C_CR2_RD_WRN &
940b844655cSEtienne Carriere 			      (startstop >> (31U - I2C_CR2_RD_WRN_OFFSET)));
941b844655cSEtienne Carriere 	uint32_t set_value = (dev_addr & I2C_CR2_SADD) |
942b844655cSEtienne Carriere 			     ((size << I2C_CR2_NBYTES_OFFSET) &
943b844655cSEtienne Carriere 			      I2C_CR2_NBYTES) |
944b844655cSEtienne Carriere 			     i2c_mode | startstop;
945b844655cSEtienne Carriere 
946b844655cSEtienne Carriere 	io_clrsetbits32(get_base(hi2c) + I2C_CR2, clr_value, set_value);
947b844655cSEtienne Carriere }
948b844655cSEtienne Carriere 
949b844655cSEtienne Carriere /*
950b844655cSEtienne Carriere  * Master sends target device address followed by internal memory
951b844655cSEtienne Carriere  * address for a memory write request.
952b844655cSEtienne Carriere  * Function returns 0 on success or a negative value.
953b844655cSEtienne Carriere  */
954b844655cSEtienne Carriere static int i2c_request_mem_write(struct i2c_handle_s *hi2c,
955b844655cSEtienne Carriere 				 struct i2c_request *request,
956b844655cSEtienne Carriere 				 uint64_t timeout_ref)
957b844655cSEtienne Carriere {
958b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
959b844655cSEtienne Carriere 
960b844655cSEtienne Carriere 	i2c_transfer_config(hi2c, request->dev_addr, request->mem_addr_size,
961b844655cSEtienne Carriere 			    I2C_RELOAD_MODE, I2C_GENERATE_START_WRITE);
962b844655cSEtienne Carriere 
963b844655cSEtienne Carriere 	if (i2c_wait_txis(hi2c, timeout_ref))
964b844655cSEtienne Carriere 		return -1;
965b844655cSEtienne Carriere 
966b844655cSEtienne Carriere 	if (request->mem_addr_size == I2C_MEMADD_SIZE_8BIT) {
967b844655cSEtienne Carriere 		/* Send memory address */
968b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU);
969b844655cSEtienne Carriere 	} else {
970b844655cSEtienne Carriere 		/* Send MSB of memory address */
971b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, (request->mem_addr & 0xFF00U) >> 8);
972b844655cSEtienne Carriere 
973b844655cSEtienne Carriere 		if (i2c_wait_txis(hi2c, timeout_ref))
974b844655cSEtienne Carriere 			return -1;
975b844655cSEtienne Carriere 
976b844655cSEtienne Carriere 		/* Send LSB of memory address */
977b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU);
978b844655cSEtienne Carriere 	}
979b844655cSEtienne Carriere 
980b844655cSEtienne Carriere 	if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref))
981b844655cSEtienne Carriere 		return -1;
982b844655cSEtienne Carriere 
983b844655cSEtienne Carriere 	return 0;
984b844655cSEtienne Carriere }
985b844655cSEtienne Carriere 
986b844655cSEtienne Carriere /*
987b844655cSEtienne Carriere  * Master sends target device address followed by internal memory
988b844655cSEtienne Carriere  * address to prepare a memory read request.
989b844655cSEtienne Carriere  * Function returns 0 on success or a negative value.
990b844655cSEtienne Carriere  */
991b844655cSEtienne Carriere static int i2c_request_mem_read(struct i2c_handle_s *hi2c,
992b844655cSEtienne Carriere 				struct i2c_request *request,
993b844655cSEtienne Carriere 				uint64_t timeout_ref)
994b844655cSEtienne Carriere {
995b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
996b844655cSEtienne Carriere 
997b844655cSEtienne Carriere 	i2c_transfer_config(hi2c, request->dev_addr, request->mem_addr_size,
998b844655cSEtienne Carriere 			    I2C_SOFTEND_MODE, I2C_GENERATE_START_WRITE);
999b844655cSEtienne Carriere 
1000b844655cSEtienne Carriere 	if (i2c_wait_txis(hi2c, timeout_ref))
1001b844655cSEtienne Carriere 		return -1;
1002b844655cSEtienne Carriere 
1003b844655cSEtienne Carriere 	if (request->mem_addr_size == I2C_MEMADD_SIZE_8BIT) {
1004b844655cSEtienne Carriere 		/* Send memory address */
1005b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU);
1006b844655cSEtienne Carriere 	} else {
1007b844655cSEtienne Carriere 		/* Send MSB of memory address */
1008b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, (request->mem_addr & 0xFF00U) >> 8);
1009b844655cSEtienne Carriere 
1010b844655cSEtienne Carriere 		if (i2c_wait_txis(hi2c, timeout_ref))
1011b844655cSEtienne Carriere 			return -1;
1012b844655cSEtienne Carriere 
1013b844655cSEtienne Carriere 		/* Send LSB of memory address */
1014b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, request->mem_addr & 0x00FFU);
1015b844655cSEtienne Carriere 	}
1016b844655cSEtienne Carriere 
1017b844655cSEtienne Carriere 	if (wait_isr_event(hi2c, I2C_ISR_TC, 1, timeout_ref))
1018b844655cSEtienne Carriere 		return -1;
1019b844655cSEtienne Carriere 
1020b844655cSEtienne Carriere 	return 0;
1021b844655cSEtienne Carriere }
1022b844655cSEtienne Carriere 
1023b844655cSEtienne Carriere /*
1024b844655cSEtienne Carriere  * Write an amount of data in blocking mode
1025b844655cSEtienne Carriere  *
1026b844655cSEtienne Carriere  * @hi2c: Reference to struct i2c_handle_s
1027b844655cSEtienne Carriere  * @request: I2C request parameters
1028b844655cSEtienne Carriere  * @p_data: Pointer to data buffer
1029b844655cSEtienne Carriere  * @size: Amount of data to be sent
1030b844655cSEtienne Carriere  * Return 0 on success or a negative value
1031b844655cSEtienne Carriere  */
1032b844655cSEtienne Carriere static int i2c_write(struct i2c_handle_s *hi2c, struct i2c_request *request,
1033b844655cSEtienne Carriere 		     uint8_t *p_data, uint16_t size)
1034b844655cSEtienne Carriere {
1035b844655cSEtienne Carriere 	uint64_t timeout_ref = 0;
1036b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
1037b844655cSEtienne Carriere 	int rc = -1;
1038b844655cSEtienne Carriere 	uint8_t *p_buff = p_data;
1039b844655cSEtienne Carriere 	size_t xfer_size = 0;
1040b844655cSEtienne Carriere 	size_t xfer_count = size;
1041b844655cSEtienne Carriere 
1042b844655cSEtienne Carriere 	if (request->mode != I2C_MODE_MASTER && request->mode != I2C_MODE_MEM)
1043b844655cSEtienne Carriere 		return -1;
1044b844655cSEtienne Carriere 
1045b844655cSEtienne Carriere 	if (hi2c->i2c_state != I2C_STATE_READY)
1046b844655cSEtienne Carriere 		return -1;
1047b844655cSEtienne Carriere 
1048b844655cSEtienne Carriere 	if (!p_data || !size)
1049b844655cSEtienne Carriere 		return -1;
1050b844655cSEtienne Carriere 
1051b844655cSEtienne Carriere 	stm32_clock_enable(hi2c->clock);
1052b844655cSEtienne Carriere 
1053b844655cSEtienne Carriere 	timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_MS * 1000);
1054b844655cSEtienne Carriere 	if (wait_isr_event(hi2c, I2C_ISR_BUSY, 0, timeout_ref))
1055b844655cSEtienne Carriere 		goto bail;
1056b844655cSEtienne Carriere 
1057b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_BUSY_TX;
1058b844655cSEtienne Carriere 	hi2c->i2c_err = I2C_ERROR_NONE;
1059b844655cSEtienne Carriere 	timeout_ref = timeout_init_us(request->timeout_ms * 1000);
1060b844655cSEtienne Carriere 
1061b844655cSEtienne Carriere 	if (request->mode == I2C_MODE_MEM) {
1062b844655cSEtienne Carriere 		/* In memory mode, send slave address and memory address */
1063b844655cSEtienne Carriere 		if (i2c_request_mem_write(hi2c, request, timeout_ref))
1064b844655cSEtienne Carriere 			goto bail;
1065b844655cSEtienne Carriere 
1066b844655cSEtienne Carriere 		if (xfer_count > MAX_NBYTE_SIZE) {
1067b844655cSEtienne Carriere 			xfer_size = MAX_NBYTE_SIZE;
1068b844655cSEtienne Carriere 			i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1069b844655cSEtienne Carriere 					    I2C_RELOAD_MODE, I2C_NO_STARTSTOP);
1070b844655cSEtienne Carriere 		} else {
1071b844655cSEtienne Carriere 			xfer_size = xfer_count;
1072b844655cSEtienne Carriere 			i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1073b844655cSEtienne Carriere 					    I2C_AUTOEND_MODE, I2C_NO_STARTSTOP);
1074b844655cSEtienne Carriere 		}
1075b844655cSEtienne Carriere 	} else {
1076b844655cSEtienne Carriere 		/* In master mode, send slave address */
1077b844655cSEtienne Carriere 		if (xfer_count > MAX_NBYTE_SIZE) {
1078b844655cSEtienne Carriere 			xfer_size = MAX_NBYTE_SIZE;
1079b844655cSEtienne Carriere 			i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1080b844655cSEtienne Carriere 					    I2C_RELOAD_MODE,
1081b844655cSEtienne Carriere 					    I2C_GENERATE_START_WRITE);
1082b844655cSEtienne Carriere 		} else {
1083b844655cSEtienne Carriere 			xfer_size = xfer_count;
1084b844655cSEtienne Carriere 			i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1085b844655cSEtienne Carriere 					    I2C_AUTOEND_MODE,
1086b844655cSEtienne Carriere 					    I2C_GENERATE_START_WRITE);
1087b844655cSEtienne Carriere 		}
1088b844655cSEtienne Carriere 	}
1089b844655cSEtienne Carriere 
1090b844655cSEtienne Carriere 	do {
1091b844655cSEtienne Carriere 		if (i2c_wait_txis(hi2c, timeout_ref))
1092b844655cSEtienne Carriere 			goto bail;
1093b844655cSEtienne Carriere 
1094b844655cSEtienne Carriere 		io_write8(base + I2C_TXDR, *p_buff);
1095b844655cSEtienne Carriere 		p_buff++;
1096b844655cSEtienne Carriere 		xfer_count--;
1097b844655cSEtienne Carriere 		xfer_size--;
1098b844655cSEtienne Carriere 
1099b844655cSEtienne Carriere 		if (xfer_count && !xfer_size) {
1100b844655cSEtienne Carriere 			/* Wait until TCR flag is set */
1101b844655cSEtienne Carriere 			if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref))
1102b844655cSEtienne Carriere 				goto bail;
1103b844655cSEtienne Carriere 
1104b844655cSEtienne Carriere 			if (xfer_count > MAX_NBYTE_SIZE) {
1105b844655cSEtienne Carriere 				xfer_size = MAX_NBYTE_SIZE;
1106b844655cSEtienne Carriere 				i2c_transfer_config(hi2c, request->dev_addr,
1107b844655cSEtienne Carriere 						    xfer_size,
1108b844655cSEtienne Carriere 						    I2C_RELOAD_MODE,
1109b844655cSEtienne Carriere 						    I2C_NO_STARTSTOP);
1110b844655cSEtienne Carriere 			} else {
1111b844655cSEtienne Carriere 				xfer_size = xfer_count;
1112b844655cSEtienne Carriere 				i2c_transfer_config(hi2c, request->dev_addr,
1113b844655cSEtienne Carriere 						    xfer_size,
1114b844655cSEtienne Carriere 						    I2C_AUTOEND_MODE,
1115b844655cSEtienne Carriere 						    I2C_NO_STARTSTOP);
1116b844655cSEtienne Carriere 			}
1117b844655cSEtienne Carriere 		}
1118b844655cSEtienne Carriere 
1119b844655cSEtienne Carriere 	} while (xfer_count > 0U);
1120b844655cSEtienne Carriere 
1121b844655cSEtienne Carriere 	/*
1122b844655cSEtienne Carriere 	 * No need to Check TC flag, with AUTOEND mode the stop
1123b844655cSEtienne Carriere 	 * is automatically generated.
1124b844655cSEtienne Carriere 	 * Wait until STOPF flag is reset.
1125b844655cSEtienne Carriere 	 */
1126b844655cSEtienne Carriere 	if (i2c_wait_stop(hi2c, timeout_ref))
1127b844655cSEtienne Carriere 		goto bail;
1128b844655cSEtienne Carriere 
1129b844655cSEtienne Carriere 	io_write32(base + I2C_ICR, I2C_ISR_STOPF);
1130b844655cSEtienne Carriere 
1131b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR2, CR2_RESET_MASK);
1132b844655cSEtienne Carriere 
1133b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
1134b844655cSEtienne Carriere 
1135b844655cSEtienne Carriere 	rc = 0;
1136b844655cSEtienne Carriere 
1137b844655cSEtienne Carriere bail:
1138b844655cSEtienne Carriere 	stm32_clock_disable(hi2c->clock);
1139b844655cSEtienne Carriere 
1140b844655cSEtienne Carriere 	return rc;
1141b844655cSEtienne Carriere }
1142b844655cSEtienne Carriere 
1143b844655cSEtienne Carriere int stm32_i2c_mem_write(struct i2c_handle_s *hi2c, uint32_t dev_addr,
1144b844655cSEtienne Carriere 			uint32_t mem_addr, uint32_t mem_addr_size,
1145b844655cSEtienne Carriere 			uint8_t *p_data, size_t size, unsigned int timeout_ms)
1146b844655cSEtienne Carriere {
1147b844655cSEtienne Carriere 	struct i2c_request request = {
1148b844655cSEtienne Carriere 		.dev_addr = dev_addr,
1149b844655cSEtienne Carriere 		.mode = I2C_MODE_MEM,
1150b844655cSEtienne Carriere 		.mem_addr = mem_addr,
1151b844655cSEtienne Carriere 		.mem_addr_size = mem_addr_size,
1152b844655cSEtienne Carriere 		.timeout_ms = timeout_ms,
1153b844655cSEtienne Carriere 	};
1154b844655cSEtienne Carriere 
1155b844655cSEtienne Carriere 	return i2c_write(hi2c, &request, p_data, size);
1156b844655cSEtienne Carriere }
1157b844655cSEtienne Carriere 
1158b844655cSEtienne Carriere int stm32_i2c_master_transmit(struct i2c_handle_s *hi2c, uint32_t dev_addr,
1159b844655cSEtienne Carriere 			      uint8_t *p_data, size_t size,
1160b844655cSEtienne Carriere 			      unsigned int timeout_ms)
1161b844655cSEtienne Carriere {
1162b844655cSEtienne Carriere 	struct i2c_request request = {
1163b844655cSEtienne Carriere 		.dev_addr = dev_addr,
1164b844655cSEtienne Carriere 		.mode = I2C_MODE_MASTER,
1165b844655cSEtienne Carriere 		.timeout_ms = timeout_ms,
1166b844655cSEtienne Carriere 	};
1167b844655cSEtienne Carriere 
1168b844655cSEtienne Carriere 	return i2c_write(hi2c, &request, p_data, size);
1169b844655cSEtienne Carriere }
1170b844655cSEtienne Carriere 
1171b844655cSEtienne Carriere /*
1172b844655cSEtienne Carriere  * Read an amount of data in blocking mode
1173b844655cSEtienne Carriere  *
1174b844655cSEtienne Carriere  * @hi2c: Reference to struct i2c_handle_s
1175b844655cSEtienne Carriere  * @request: I2C request parameters
1176b844655cSEtienne Carriere  * @p_data: Pointer to data buffer
1177b844655cSEtienne Carriere  * @size: Amount of data to be sent
1178b844655cSEtienne Carriere  * Return 0 on success or a negative value
1179b844655cSEtienne Carriere  */
1180b844655cSEtienne Carriere static int i2c_read(struct i2c_handle_s *hi2c, struct i2c_request *request,
1181b844655cSEtienne Carriere 		    uint8_t *p_data, uint32_t size)
1182b844655cSEtienne Carriere {
1183b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
1184b844655cSEtienne Carriere 	uint64_t timeout_ref = 0;
1185b844655cSEtienne Carriere 	int rc = -1;
1186b844655cSEtienne Carriere 	uint8_t *p_buff = p_data;
1187b844655cSEtienne Carriere 	size_t xfer_count = size;
1188b844655cSEtienne Carriere 	size_t xfer_size = 0;
1189b844655cSEtienne Carriere 
1190b844655cSEtienne Carriere 	if (request->mode != I2C_MODE_MASTER && request->mode != I2C_MODE_MEM)
1191b844655cSEtienne Carriere 		return -1;
1192b844655cSEtienne Carriere 
1193b844655cSEtienne Carriere 	if (hi2c->i2c_state != I2C_STATE_READY)
1194b844655cSEtienne Carriere 		return -1;
1195b844655cSEtienne Carriere 
1196b844655cSEtienne Carriere 	if (!p_data || !size)
1197b844655cSEtienne Carriere 		return -1;
1198b844655cSEtienne Carriere 
1199b844655cSEtienne Carriere 	stm32_clock_enable(hi2c->clock);
1200b844655cSEtienne Carriere 
1201b844655cSEtienne Carriere 	timeout_ref = timeout_init_us(I2C_TIMEOUT_BUSY_MS * 1000);
1202b844655cSEtienne Carriere 	if (wait_isr_event(hi2c, I2C_ISR_BUSY, 0, timeout_ref))
1203b844655cSEtienne Carriere 		goto bail;
1204b844655cSEtienne Carriere 
1205b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_BUSY_RX;
1206b844655cSEtienne Carriere 	hi2c->i2c_err = I2C_ERROR_NONE;
1207b844655cSEtienne Carriere 	timeout_ref = timeout_init_us(request->timeout_ms * 1000);
1208b844655cSEtienne Carriere 
1209b844655cSEtienne Carriere 	if (request->mode == I2C_MODE_MEM) {
1210b844655cSEtienne Carriere 		/* Send memory address */
1211b844655cSEtienne Carriere 		if (i2c_request_mem_read(hi2c, request, timeout_ref))
1212b844655cSEtienne Carriere 			goto bail;
1213b844655cSEtienne Carriere 	}
1214b844655cSEtienne Carriere 
1215b844655cSEtienne Carriere 	/*
1216b844655cSEtienne Carriere 	 * Send slave address.
1217b844655cSEtienne Carriere 	 * Set NBYTES to write and reload if xfer_count > MAX_NBYTE_SIZE
1218b844655cSEtienne Carriere 	 * and generate RESTART.
1219b844655cSEtienne Carriere 	 */
1220b844655cSEtienne Carriere 	if (xfer_count > MAX_NBYTE_SIZE) {
1221b844655cSEtienne Carriere 		xfer_size = MAX_NBYTE_SIZE;
1222b844655cSEtienne Carriere 		i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1223b844655cSEtienne Carriere 				    I2C_RELOAD_MODE, I2C_GENERATE_START_READ);
1224b844655cSEtienne Carriere 	} else {
1225b844655cSEtienne Carriere 		xfer_size = xfer_count;
1226b844655cSEtienne Carriere 		i2c_transfer_config(hi2c, request->dev_addr, xfer_size,
1227b844655cSEtienne Carriere 				    I2C_AUTOEND_MODE, I2C_GENERATE_START_READ);
1228b844655cSEtienne Carriere 	}
1229b844655cSEtienne Carriere 
1230b844655cSEtienne Carriere 	do {
1231b844655cSEtienne Carriere 		if (wait_isr_event(hi2c, I2C_ISR_RXNE, 1, timeout_ref))
1232b844655cSEtienne Carriere 			goto bail;
1233b844655cSEtienne Carriere 
1234b844655cSEtienne Carriere 		*p_buff = io_read8(base + I2C_RXDR);
1235b844655cSEtienne Carriere 		p_buff++;
1236b844655cSEtienne Carriere 		xfer_size--;
1237b844655cSEtienne Carriere 		xfer_count--;
1238b844655cSEtienne Carriere 
1239b844655cSEtienne Carriere 		if (xfer_count && !xfer_size) {
1240b844655cSEtienne Carriere 			if (wait_isr_event(hi2c, I2C_ISR_TCR, 1, timeout_ref))
1241b844655cSEtienne Carriere 				goto bail;
1242b844655cSEtienne Carriere 
1243b844655cSEtienne Carriere 			if (xfer_count > MAX_NBYTE_SIZE) {
1244b844655cSEtienne Carriere 				xfer_size = MAX_NBYTE_SIZE;
1245b844655cSEtienne Carriere 				i2c_transfer_config(hi2c, request->dev_addr,
1246b844655cSEtienne Carriere 						    xfer_size,
1247b844655cSEtienne Carriere 						    I2C_RELOAD_MODE,
1248b844655cSEtienne Carriere 						    I2C_NO_STARTSTOP);
1249b844655cSEtienne Carriere 			} else {
1250b844655cSEtienne Carriere 				xfer_size = xfer_count;
1251b844655cSEtienne Carriere 				i2c_transfer_config(hi2c, request->dev_addr,
1252b844655cSEtienne Carriere 						    xfer_size,
1253b844655cSEtienne Carriere 						    I2C_AUTOEND_MODE,
1254b844655cSEtienne Carriere 						    I2C_NO_STARTSTOP);
1255b844655cSEtienne Carriere 			}
1256b844655cSEtienne Carriere 		}
1257b844655cSEtienne Carriere 	} while (xfer_count > 0U);
1258b844655cSEtienne Carriere 
1259b844655cSEtienne Carriere 	/*
1260b844655cSEtienne Carriere 	 * No need to Check TC flag, with AUTOEND mode the stop
1261b844655cSEtienne Carriere 	 * is automatically generated.
1262b844655cSEtienne Carriere 	 * Wait until STOPF flag is reset.
1263b844655cSEtienne Carriere 	 */
1264b844655cSEtienne Carriere 	if (i2c_wait_stop(hi2c, timeout_ref))
1265b844655cSEtienne Carriere 		goto bail;
1266b844655cSEtienne Carriere 
1267b844655cSEtienne Carriere 	io_write32(base + I2C_ICR, I2C_ISR_STOPF);
1268b844655cSEtienne Carriere 
1269b844655cSEtienne Carriere 	io_clrbits32(base + I2C_CR2, CR2_RESET_MASK);
1270b844655cSEtienne Carriere 
1271b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
1272b844655cSEtienne Carriere 
1273b844655cSEtienne Carriere 	rc = 0;
1274b844655cSEtienne Carriere 
1275b844655cSEtienne Carriere bail:
1276b844655cSEtienne Carriere 	stm32_clock_disable(hi2c->clock);
1277b844655cSEtienne Carriere 
1278b844655cSEtienne Carriere 	return rc;
1279b844655cSEtienne Carriere }
1280b844655cSEtienne Carriere 
1281b844655cSEtienne Carriere int stm32_i2c_mem_read(struct i2c_handle_s *hi2c, uint32_t dev_addr,
1282b844655cSEtienne Carriere 		       uint32_t mem_addr, uint32_t mem_addr_size,
1283b844655cSEtienne Carriere 		       uint8_t *p_data, size_t size, unsigned int timeout_ms)
1284b844655cSEtienne Carriere {
1285b844655cSEtienne Carriere 	struct i2c_request request = {
1286b844655cSEtienne Carriere 		.dev_addr = dev_addr,
1287b844655cSEtienne Carriere 		.mode = I2C_MODE_MEM,
1288b844655cSEtienne Carriere 		.mem_addr = mem_addr,
1289b844655cSEtienne Carriere 		.mem_addr_size = mem_addr_size,
1290b844655cSEtienne Carriere 		.timeout_ms = timeout_ms,
1291b844655cSEtienne Carriere 	};
1292b844655cSEtienne Carriere 
1293b844655cSEtienne Carriere 	return i2c_read(hi2c, &request, p_data, size);
1294b844655cSEtienne Carriere }
1295b844655cSEtienne Carriere 
1296b844655cSEtienne Carriere int stm32_i2c_master_receive(struct i2c_handle_s *hi2c, uint32_t dev_addr,
1297b844655cSEtienne Carriere 			     uint8_t *p_data, size_t size,
1298b844655cSEtienne Carriere 			     unsigned int timeout_ms)
1299b844655cSEtienne Carriere {
1300b844655cSEtienne Carriere 	struct i2c_request request = {
1301b844655cSEtienne Carriere 		.dev_addr = dev_addr,
1302b844655cSEtienne Carriere 		.mode = I2C_MODE_MASTER,
1303b844655cSEtienne Carriere 		.timeout_ms = timeout_ms,
1304b844655cSEtienne Carriere 	};
1305b844655cSEtienne Carriere 
1306b844655cSEtienne Carriere 	return i2c_read(hi2c, &request, p_data, size);
1307b844655cSEtienne Carriere }
1308b844655cSEtienne Carriere 
1309b844655cSEtienne Carriere bool stm32_i2c_is_device_ready(struct i2c_handle_s *hi2c, uint32_t dev_addr,
1310b844655cSEtienne Carriere 			       unsigned int trials, unsigned int timeout_ms)
1311b844655cSEtienne Carriere {
1312b844655cSEtienne Carriere 	vaddr_t base = get_base(hi2c);
1313b844655cSEtienne Carriere 	unsigned int i2c_trials = 0U;
1314b844655cSEtienne Carriere 	bool rc = false;
1315b844655cSEtienne Carriere 
1316b844655cSEtienne Carriere 	if (hi2c->i2c_state != I2C_STATE_READY)
1317b844655cSEtienne Carriere 		return rc;
1318b844655cSEtienne Carriere 
1319b844655cSEtienne Carriere 	stm32_clock_enable(hi2c->clock);
1320b844655cSEtienne Carriere 
1321b844655cSEtienne Carriere 	if (io_read32(base + I2C_ISR) & I2C_ISR_BUSY)
1322b844655cSEtienne Carriere 		goto bail;
1323b844655cSEtienne Carriere 
1324b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_BUSY;
1325b844655cSEtienne Carriere 	hi2c->i2c_err = I2C_ERROR_NONE;
1326b844655cSEtienne Carriere 
1327b844655cSEtienne Carriere 	do {
1328b844655cSEtienne Carriere 		uint64_t timeout_ref = 0;
1329b844655cSEtienne Carriere 		vaddr_t isr = base + I2C_ISR;
1330b844655cSEtienne Carriere 
1331b844655cSEtienne Carriere 		/* Generate Start */
1332b844655cSEtienne Carriere 		if ((io_read32(base + I2C_OAR1) & I2C_OAR1_OA1MODE) == 0)
1333b844655cSEtienne Carriere 			io_write32(base + I2C_CR2,
1334b844655cSEtienne Carriere 				   ((dev_addr & I2C_CR2_SADD) |
1335b844655cSEtienne Carriere 				    I2C_CR2_START | I2C_CR2_AUTOEND) &
1336b844655cSEtienne Carriere 				   ~I2C_CR2_RD_WRN);
1337b844655cSEtienne Carriere 		else
1338b844655cSEtienne Carriere 			io_write32(base + I2C_CR2,
1339b844655cSEtienne Carriere 				   ((dev_addr & I2C_CR2_SADD) |
1340b844655cSEtienne Carriere 				    I2C_CR2_START | I2C_CR2_ADD10) &
1341b844655cSEtienne Carriere 				   ~I2C_CR2_RD_WRN);
1342b844655cSEtienne Carriere 
1343b844655cSEtienne Carriere 		/*
1344b844655cSEtienne Carriere 		 * No need to Check TC flag, with AUTOEND mode the stop
1345b844655cSEtienne Carriere 		 * is automatically generated.
1346b844655cSEtienne Carriere 		 * Wait until STOPF flag is set or a NACK flag is set.
1347b844655cSEtienne Carriere 		 */
1348b844655cSEtienne Carriere 		timeout_ref = timeout_init_us(timeout_ms * 1000);
1349b844655cSEtienne Carriere 		while (!timeout_elapsed(timeout_ref))
1350b844655cSEtienne Carriere 			if (io_read32(isr) & (I2C_ISR_STOPF | I2C_ISR_NACKF))
1351b844655cSEtienne Carriere 				break;
1352b844655cSEtienne Carriere 
1353b844655cSEtienne Carriere 		if ((io_read32(isr) & (I2C_ISR_STOPF | I2C_ISR_NACKF)) == 0) {
1354b844655cSEtienne Carriere 			notif_i2c_timeout(hi2c);
1355b844655cSEtienne Carriere 			goto bail;
1356b844655cSEtienne Carriere 		}
1357b844655cSEtienne Carriere 
1358b844655cSEtienne Carriere 		if ((io_read32(base + I2C_ISR) & I2C_ISR_NACKF) == 0U) {
1359b844655cSEtienne Carriere 			if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref))
1360b844655cSEtienne Carriere 				goto bail;
1361b844655cSEtienne Carriere 
1362b844655cSEtienne Carriere 			io_write32(base + I2C_ICR, I2C_ISR_STOPF);
1363b844655cSEtienne Carriere 
1364b844655cSEtienne Carriere 			hi2c->i2c_state = I2C_STATE_READY;
1365b844655cSEtienne Carriere 
1366b844655cSEtienne Carriere 			rc = true;
1367b844655cSEtienne Carriere 			goto bail;
1368b844655cSEtienne Carriere 		}
1369b844655cSEtienne Carriere 
1370b844655cSEtienne Carriere 		if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref))
1371b844655cSEtienne Carriere 			goto bail;
1372b844655cSEtienne Carriere 
1373b844655cSEtienne Carriere 		io_write32(base + I2C_ICR, I2C_ISR_NACKF);
1374b844655cSEtienne Carriere 		io_write32(base + I2C_ICR, I2C_ISR_STOPF);
1375b844655cSEtienne Carriere 
1376b844655cSEtienne Carriere 		if (i2c_trials == trials) {
1377b844655cSEtienne Carriere 			io_setbits32(base + I2C_CR2, I2C_CR2_STOP);
1378b844655cSEtienne Carriere 
1379b844655cSEtienne Carriere 			if (wait_isr_event(hi2c, I2C_ISR_STOPF, 1, timeout_ref))
1380b844655cSEtienne Carriere 				goto bail;
1381b844655cSEtienne Carriere 
1382b844655cSEtienne Carriere 			io_write32(base + I2C_ICR, I2C_ISR_STOPF);
1383b844655cSEtienne Carriere 		}
1384b844655cSEtienne Carriere 
1385b844655cSEtienne Carriere 		i2c_trials++;
1386b844655cSEtienne Carriere 	} while (i2c_trials < trials);
1387b844655cSEtienne Carriere 
1388b844655cSEtienne Carriere 	notif_i2c_timeout(hi2c);
1389b844655cSEtienne Carriere 
1390b844655cSEtienne Carriere bail:
1391b844655cSEtienne Carriere 	stm32_clock_disable(hi2c->clock);
1392b844655cSEtienne Carriere 
1393b844655cSEtienne Carriere 	return rc;
1394b844655cSEtienne Carriere }
1395b844655cSEtienne Carriere 
1396b844655cSEtienne Carriere void stm32_i2c_resume(struct i2c_handle_s *hi2c)
1397b844655cSEtienne Carriere {
1398b844655cSEtienne Carriere 	if (hi2c->i2c_state == I2C_STATE_READY)
1399b844655cSEtienne Carriere 		return;
1400b844655cSEtienne Carriere 
1401b844655cSEtienne Carriere 	if ((hi2c->i2c_state != I2C_STATE_RESET) &&
1402b844655cSEtienne Carriere 	    (hi2c->i2c_state != I2C_STATE_SUSPENDED))
1403b844655cSEtienne Carriere 		panic();
1404b844655cSEtienne Carriere 
1405c75303f7SEtienne Carriere 	stm32_pinctrl_load_active_cfg(hi2c->pinctrl, hi2c->pinctrl_count);
1406c75303f7SEtienne Carriere 
1407b844655cSEtienne Carriere 	if (hi2c->i2c_state == I2C_STATE_RESET) {
1408c75303f7SEtienne Carriere 		/* There is no valid I2C configuration to be loaded yet */
1409b844655cSEtienne Carriere 		return;
1410b844655cSEtienne Carriere 	}
1411b844655cSEtienne Carriere 
1412b844655cSEtienne Carriere 	restore_cfg(hi2c, &hi2c->sec_cfg);
1413b844655cSEtienne Carriere 
1414b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_READY;
1415b844655cSEtienne Carriere }
1416b844655cSEtienne Carriere 
1417b844655cSEtienne Carriere void stm32_i2c_suspend(struct i2c_handle_s *hi2c)
1418b844655cSEtienne Carriere {
1419b844655cSEtienne Carriere 	if (hi2c->i2c_state == I2C_STATE_SUSPENDED)
1420b844655cSEtienne Carriere 		return;
1421b844655cSEtienne Carriere 
1422b844655cSEtienne Carriere 	if (hi2c->i2c_state != I2C_STATE_READY)
1423b844655cSEtienne Carriere 		panic();
1424b844655cSEtienne Carriere 
1425b844655cSEtienne Carriere 	save_cfg(hi2c, &hi2c->sec_cfg);
1426c75303f7SEtienne Carriere 	stm32_pinctrl_load_standby_cfg(hi2c->pinctrl, hi2c->pinctrl_count);
1427b844655cSEtienne Carriere 
1428b844655cSEtienne Carriere 	hi2c->i2c_state = I2C_STATE_SUSPENDED;
1429b844655cSEtienne Carriere }
1430