xref: /optee_os/core/drivers/scif.c (revision 1bb929836182ecb96d2d9d268daa807c67596396)
1*1bb92983SJerome Forissier // SPDX-License-Identifier: BSD-2-Clause
21aab5c11SVolodymyr Babchuk /*
31aab5c11SVolodymyr Babchuk  * Copyright (c) 2016, GlobalLogic
40abbda6eSJerome Forissier  * Copyright (c) 2017, Linaro Limited
51aab5c11SVolodymyr Babchuk  * All rights reserved.
61aab5c11SVolodymyr Babchuk  *
71aab5c11SVolodymyr Babchuk  * Redistribution and use in source and binary forms, with or without
81aab5c11SVolodymyr Babchuk  * modification, are permitted provided that the following conditions are met:
91aab5c11SVolodymyr Babchuk  *
101aab5c11SVolodymyr Babchuk  * 1. Redistributions of source code must retain the above copyright notice,
111aab5c11SVolodymyr Babchuk  * this list of conditions and the following disclaimer.
121aab5c11SVolodymyr Babchuk  *
131aab5c11SVolodymyr Babchuk  * 2. Redistributions in binary form must reproduce the above copyright notice,
141aab5c11SVolodymyr Babchuk  * this list of conditions and the following disclaimer in the documentation
151aab5c11SVolodymyr Babchuk  * and/or other materials provided with the distribution.
161aab5c11SVolodymyr Babchuk  *
171aab5c11SVolodymyr Babchuk  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
181aab5c11SVolodymyr Babchuk  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
191aab5c11SVolodymyr Babchuk  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
201aab5c11SVolodymyr Babchuk  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
211aab5c11SVolodymyr Babchuk  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
221aab5c11SVolodymyr Babchuk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
231aab5c11SVolodymyr Babchuk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
241aab5c11SVolodymyr Babchuk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
251aab5c11SVolodymyr Babchuk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
261aab5c11SVolodymyr Babchuk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
271aab5c11SVolodymyr Babchuk  * POSSIBILITY OF SUCH DAMAGE.
281aab5c11SVolodymyr Babchuk  */
290abbda6eSJerome Forissier #include <drivers/scif.h>
301aab5c11SVolodymyr Babchuk #include <io.h>
318d94060aSEtienne Carriere #include <keep.h>
321aab5c11SVolodymyr Babchuk #include <util.h>
331aab5c11SVolodymyr Babchuk 
34794b6437SVolodymyr Babchuk #define SCIF_SCSCR		(0x08)
351aab5c11SVolodymyr Babchuk #define SCIF_SCFSR		(0x10)
361aab5c11SVolodymyr Babchuk #define SCIF_SCFTDR		(0x0C)
371aab5c11SVolodymyr Babchuk #define SCIF_SCFCR		(0x18)
381aab5c11SVolodymyr Babchuk #define SCIF_SCFDR		(0x1C)
391aab5c11SVolodymyr Babchuk 
40794b6437SVolodymyr Babchuk #define SCSCR_TE		BIT(5)
411aab5c11SVolodymyr Babchuk #define SCFSR_TDFE		BIT(5)
421aab5c11SVolodymyr Babchuk #define SCFSR_TEND		BIT(6)
431aab5c11SVolodymyr Babchuk 
441aab5c11SVolodymyr Babchuk #define SCFDR_T_SHIFT		8
451aab5c11SVolodymyr Babchuk 
461aab5c11SVolodymyr Babchuk #define SCIF_TX_FIFO_SIZE	16
471aab5c11SVolodymyr Babchuk 
480abbda6eSJerome Forissier static vaddr_t chip_to_base(struct serial_chip *chip)
491aab5c11SVolodymyr Babchuk {
500abbda6eSJerome Forissier 	struct scif_uart_data *pd =
510abbda6eSJerome Forissier 		container_of(chip, struct scif_uart_data, chip);
520abbda6eSJerome Forissier 
530abbda6eSJerome Forissier 	return io_pa_or_va(&pd->base);
540abbda6eSJerome Forissier }
550abbda6eSJerome Forissier 
560abbda6eSJerome Forissier static void scif_uart_flush(struct serial_chip *chip)
570abbda6eSJerome Forissier {
580abbda6eSJerome Forissier 	vaddr_t base = chip_to_base(chip);
590abbda6eSJerome Forissier 
601aab5c11SVolodymyr Babchuk 	while (!(read16(base + SCIF_SCFSR) & SCFSR_TEND))
611aab5c11SVolodymyr Babchuk 		;
621aab5c11SVolodymyr Babchuk }
631aab5c11SVolodymyr Babchuk 
640abbda6eSJerome Forissier static void scif_uart_putc(struct serial_chip *chip, int ch)
651aab5c11SVolodymyr Babchuk {
660abbda6eSJerome Forissier 	vaddr_t base = chip_to_base(chip);
671aab5c11SVolodymyr Babchuk 
681aab5c11SVolodymyr Babchuk 	/* Wait until there is space in the FIFO */
691aab5c11SVolodymyr Babchuk 	while ((read16(base + SCIF_SCFDR) >> SCFDR_T_SHIFT) >=
701aab5c11SVolodymyr Babchuk 		SCIF_TX_FIFO_SIZE)
711aab5c11SVolodymyr Babchuk 		;
721aab5c11SVolodymyr Babchuk 	write8(ch, base + SCIF_SCFTDR);
731aab5c11SVolodymyr Babchuk 	write16(read16(base + SCIF_SCFSR) & ~(SCFSR_TEND | SCFSR_TDFE),
741aab5c11SVolodymyr Babchuk 		base + SCIF_SCFSR);
751aab5c11SVolodymyr Babchuk }
760abbda6eSJerome Forissier 
770abbda6eSJerome Forissier static const struct serial_ops scif_uart_ops = {
780abbda6eSJerome Forissier 	.flush = scif_uart_flush,
790abbda6eSJerome Forissier 	.putc = scif_uart_putc,
800abbda6eSJerome Forissier };
818d94060aSEtienne Carriere KEEP_PAGER(scif_uart_ops);
820abbda6eSJerome Forissier 
83794b6437SVolodymyr Babchuk void scif_uart_init(struct scif_uart_data *pd, paddr_t base)
840abbda6eSJerome Forissier {
850abbda6eSJerome Forissier 	pd->base.pa = base;
860abbda6eSJerome Forissier 	pd->chip.ops = &scif_uart_ops;
870abbda6eSJerome Forissier 
88794b6437SVolodymyr Babchuk 	/* Set Transmit Enable in Control register */
89794b6437SVolodymyr Babchuk 	write16(read16(base + SCIF_SCSCR) | SCSCR_TE, base + SCIF_SCSCR);
90794b6437SVolodymyr Babchuk 
910abbda6eSJerome Forissier 	scif_uart_flush(&pd->chip);
920abbda6eSJerome Forissier }
93