xref: /optee_os/core/drivers/pl011.c (revision ddf45954360c10d0329672c6b520c58264fa2efb)
1db886a7fSJerome Forissier /*
2db886a7fSJerome Forissier  * Copyright (c) 2014, Linaro Limited
3db886a7fSJerome Forissier  * All rights reserved.
4db886a7fSJerome Forissier  *
5db886a7fSJerome Forissier  * Redistribution and use in source and binary forms, with or without
6db886a7fSJerome Forissier  * modification, are permitted provided that the following conditions are met:
7db886a7fSJerome Forissier  *
8db886a7fSJerome Forissier  * 1. Redistributions of source code must retain the above copyright notice,
9db886a7fSJerome Forissier  * this list of conditions and the following disclaimer.
10db886a7fSJerome Forissier  *
11db886a7fSJerome Forissier  * 2. Redistributions in binary form must reproduce the above copyright notice,
12db886a7fSJerome Forissier  * this list of conditions and the following disclaimer in the documentation
13db886a7fSJerome Forissier  * and/or other materials provided with the distribution.
14db886a7fSJerome Forissier  *
15db886a7fSJerome Forissier  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16db886a7fSJerome Forissier  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17db886a7fSJerome Forissier  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18db886a7fSJerome Forissier  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
19db886a7fSJerome Forissier  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
20db886a7fSJerome Forissier  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
21db886a7fSJerome Forissier  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
22db886a7fSJerome Forissier  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
23db886a7fSJerome Forissier  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
24db886a7fSJerome Forissier  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25db886a7fSJerome Forissier  * POSSIBILITY OF SUCH DAMAGE.
26db886a7fSJerome Forissier  */
27f182814bSJerome Forissier #include <assert.h>
28db886a7fSJerome Forissier #include <drivers/pl011.h>
29db886a7fSJerome Forissier #include <io.h>
308d94060aSEtienne Carriere #include <keep.h>
31*ddf45954SJerome Forissier #include <kernel/dt.h>
32*ddf45954SJerome Forissier #include <stdlib.h>
33*ddf45954SJerome Forissier #include <trace.h>
34*ddf45954SJerome Forissier #include <types_ext.h>
35f182814bSJerome Forissier #include <util.h>
36db886a7fSJerome Forissier 
37db886a7fSJerome Forissier #define UART_DR		0x00 /* data register */
38db886a7fSJerome Forissier #define UART_RSR_ECR	0x04 /* receive status or error clear */
39db886a7fSJerome Forissier #define UART_DMAWM	0x08 /* DMA watermark configure */
40db886a7fSJerome Forissier #define UART_TIMEOUT	0x0C /* Timeout period */
41db886a7fSJerome Forissier /* reserved space */
42db886a7fSJerome Forissier #define UART_FR		0x18 /* flag register */
43db886a7fSJerome Forissier #define UART_ILPR	0x20 /* IrDA low-poer */
44db886a7fSJerome Forissier #define UART_IBRD	0x24 /* integer baud register */
45db886a7fSJerome Forissier #define UART_FBRD	0x28 /* fractional baud register */
46db886a7fSJerome Forissier #define UART_LCR_H	0x2C /* line control register */
47db886a7fSJerome Forissier #define UART_CR		0x30 /* control register */
48db886a7fSJerome Forissier #define UART_IFLS	0x34 /* interrupt FIFO level select */
49db886a7fSJerome Forissier #define UART_IMSC	0x38 /* interrupt mask set/clear */
50db886a7fSJerome Forissier #define UART_RIS	0x3C /* raw interrupt register */
51db886a7fSJerome Forissier #define UART_MIS	0x40 /* masked interrupt register */
52db886a7fSJerome Forissier #define UART_ICR	0x44 /* interrupt clear register */
53db886a7fSJerome Forissier #define UART_DMACR	0x48 /* DMA control register */
54db886a7fSJerome Forissier 
55db886a7fSJerome Forissier /* flag register bits */
56db886a7fSJerome Forissier #define UART_FR_RTXDIS	(1 << 13)
57db886a7fSJerome Forissier #define UART_FR_TERI	(1 << 12)
58db886a7fSJerome Forissier #define UART_FR_DDCD	(1 << 11)
59db886a7fSJerome Forissier #define UART_FR_DDSR	(1 << 10)
60db886a7fSJerome Forissier #define UART_FR_DCTS	(1 << 9)
61db886a7fSJerome Forissier #define UART_FR_RI	(1 << 8)
62db886a7fSJerome Forissier #define UART_FR_TXFE	(1 << 7)
63db886a7fSJerome Forissier #define UART_FR_RXFF	(1 << 6)
64db886a7fSJerome Forissier #define UART_FR_TXFF	(1 << 5)
65db886a7fSJerome Forissier #define UART_FR_RXFE	(1 << 4)
66db886a7fSJerome Forissier #define UART_FR_BUSY	(1 << 3)
67db886a7fSJerome Forissier #define UART_FR_DCD	(1 << 2)
68db886a7fSJerome Forissier #define UART_FR_DSR	(1 << 1)
69db886a7fSJerome Forissier #define UART_FR_CTS	(1 << 0)
70db886a7fSJerome Forissier 
71db886a7fSJerome Forissier /* transmit/receive line register bits */
72db886a7fSJerome Forissier #define UART_LCRH_SPS		(1 << 7)
73db886a7fSJerome Forissier #define UART_LCRH_WLEN_8	(3 << 5)
74db886a7fSJerome Forissier #define UART_LCRH_WLEN_7	(2 << 5)
75db886a7fSJerome Forissier #define UART_LCRH_WLEN_6	(1 << 5)
76db886a7fSJerome Forissier #define UART_LCRH_WLEN_5	(0 << 5)
77db886a7fSJerome Forissier #define UART_LCRH_FEN		(1 << 4)
78db886a7fSJerome Forissier #define UART_LCRH_STP2		(1 << 3)
79db886a7fSJerome Forissier #define UART_LCRH_EPS		(1 << 2)
80db886a7fSJerome Forissier #define UART_LCRH_PEN		(1 << 1)
81db886a7fSJerome Forissier #define UART_LCRH_BRK		(1 << 0)
82db886a7fSJerome Forissier 
83db886a7fSJerome Forissier /* control register bits */
84db886a7fSJerome Forissier #define UART_CR_CTSEN		(1 << 15)
85db886a7fSJerome Forissier #define UART_CR_RTSEN		(1 << 14)
86db886a7fSJerome Forissier #define UART_CR_OUT2		(1 << 13)
87db886a7fSJerome Forissier #define UART_CR_OUT1		(1 << 12)
88db886a7fSJerome Forissier #define UART_CR_RTS		(1 << 11)
89db886a7fSJerome Forissier #define UART_CR_DTR		(1 << 10)
90db886a7fSJerome Forissier #define UART_CR_RXE		(1 << 9)
91db886a7fSJerome Forissier #define UART_CR_TXE		(1 << 8)
92db886a7fSJerome Forissier #define UART_CR_LPE		(1 << 7)
93db886a7fSJerome Forissier #define UART_CR_OVSFACT		(1 << 3)
94db886a7fSJerome Forissier #define UART_CR_UARTEN		(1 << 0)
95db886a7fSJerome Forissier 
963b75106bSJens Wiklander #define UART_IMSC_RTIM		(1 << 6)
97db886a7fSJerome Forissier #define UART_IMSC_RXIM		(1 << 4)
98db886a7fSJerome Forissier 
99f182814bSJerome Forissier static vaddr_t chip_to_base(struct serial_chip *chip)
100db886a7fSJerome Forissier {
101f182814bSJerome Forissier 	struct pl011_data *pd =
102f182814bSJerome Forissier 		container_of(chip, struct pl011_data, chip);
103f182814bSJerome Forissier 
104f182814bSJerome Forissier 	return io_pa_or_va(&pd->base);
105f182814bSJerome Forissier }
106f182814bSJerome Forissier 
107f182814bSJerome Forissier static void pl011_flush(struct serial_chip *chip)
108f182814bSJerome Forissier {
109f182814bSJerome Forissier 	vaddr_t base = chip_to_base(chip);
110f182814bSJerome Forissier 
111db886a7fSJerome Forissier 	while (!(read32(base + UART_FR) & UART_FR_TXFE))
112db886a7fSJerome Forissier 		;
113db886a7fSJerome Forissier }
114db886a7fSJerome Forissier 
115f182814bSJerome Forissier static bool pl011_have_rx_data(struct serial_chip *chip)
116db886a7fSJerome Forissier {
117f182814bSJerome Forissier 	vaddr_t base = chip_to_base(chip);
118f182814bSJerome Forissier 
119f182814bSJerome Forissier 	return !(read32(base + UART_FR) & UART_FR_RXFE);
120f182814bSJerome Forissier }
121f182814bSJerome Forissier 
122f182814bSJerome Forissier static int pl011_getchar(struct serial_chip *chip)
123f182814bSJerome Forissier {
124f182814bSJerome Forissier 	vaddr_t base = chip_to_base(chip);
125f182814bSJerome Forissier 
126f182814bSJerome Forissier 	while (!pl011_have_rx_data(chip))
127f182814bSJerome Forissier 		;
128f182814bSJerome Forissier 	return read32(base + UART_DR) & 0xff;
129f182814bSJerome Forissier }
130f182814bSJerome Forissier 
131f182814bSJerome Forissier static void pl011_putc(struct serial_chip *chip, int ch)
132f182814bSJerome Forissier {
133f182814bSJerome Forissier 	vaddr_t base = chip_to_base(chip);
134f182814bSJerome Forissier 
135f182814bSJerome Forissier 	/* Wait until there is space in the FIFO */
136f182814bSJerome Forissier 	while (read32(base + UART_FR) & UART_FR_TXFF)
137f182814bSJerome Forissier 		;
138f182814bSJerome Forissier 
139f182814bSJerome Forissier 	/* Send the character */
140f182814bSJerome Forissier 	write32(ch, base + UART_DR);
141f182814bSJerome Forissier }
142f182814bSJerome Forissier 
143f182814bSJerome Forissier static const struct serial_ops pl011_ops = {
144f182814bSJerome Forissier 	.flush = pl011_flush,
145f182814bSJerome Forissier 	.getchar = pl011_getchar,
146f182814bSJerome Forissier 	.have_rx_data = pl011_have_rx_data,
147f182814bSJerome Forissier 	.putc = pl011_putc,
148f182814bSJerome Forissier };
1498d94060aSEtienne Carriere KEEP_PAGER(pl011_ops);
150f182814bSJerome Forissier 
151*ddf45954SJerome Forissier void pl011_init(struct pl011_data *pd, paddr_t pbase, uint32_t uart_clk,
152f182814bSJerome Forissier 		uint32_t baud_rate)
153f182814bSJerome Forissier {
154*ddf45954SJerome Forissier 	vaddr_t base;
155*ddf45954SJerome Forissier 
156*ddf45954SJerome Forissier 	pd->base.pa = pbase;
157f182814bSJerome Forissier 	pd->chip.ops = &pl011_ops;
158f182814bSJerome Forissier 
159*ddf45954SJerome Forissier 	base = io_pa_or_va(&pd->base);
160*ddf45954SJerome Forissier 
1613b75106bSJens Wiklander 	/* Clear all errors */
1623b75106bSJens Wiklander 	write32(0, base + UART_RSR_ECR);
1633b75106bSJens Wiklander 	/* Disable everything */
1643b75106bSJens Wiklander 	write32(0, base + UART_CR);
1653b75106bSJens Wiklander 
166db886a7fSJerome Forissier 	if (baud_rate) {
167db886a7fSJerome Forissier 		uint32_t divisor = (uart_clk * 4) / baud_rate;
168db886a7fSJerome Forissier 
169db886a7fSJerome Forissier 		write32(divisor >> 6, base + UART_IBRD);
170db886a7fSJerome Forissier 		write32(divisor & 0x3f, base + UART_FBRD);
171db886a7fSJerome Forissier 	}
172db886a7fSJerome Forissier 
173db886a7fSJerome Forissier 	/* Configure TX to 8 bits, 1 stop bit, no parity, fifo disabled. */
174db886a7fSJerome Forissier 	write32(UART_LCRH_WLEN_8, base + UART_LCR_H);
175db886a7fSJerome Forissier 
1763b75106bSJens Wiklander 	/* Enable interrupts for receive and receive timeout */
1773b75106bSJens Wiklander 	write32(UART_IMSC_RXIM | UART_IMSC_RTIM, base + UART_IMSC);
178db886a7fSJerome Forissier 
1793b75106bSJens Wiklander 	/* Enable UART and RX/TX */
180db886a7fSJerome Forissier 	write32(UART_CR_UARTEN | UART_CR_TXE | UART_CR_RXE, base + UART_CR);
181db886a7fSJerome Forissier 
182f182814bSJerome Forissier 	pl011_flush(&pd->chip);
183db886a7fSJerome Forissier }
184db886a7fSJerome Forissier 
185*ddf45954SJerome Forissier #ifdef CFG_DT
186*ddf45954SJerome Forissier 
187*ddf45954SJerome Forissier static struct serial_chip *pl011_dev_alloc(void)
188*ddf45954SJerome Forissier {
189*ddf45954SJerome Forissier 	struct pl011_data *pd = malloc(sizeof(*pd));
190*ddf45954SJerome Forissier 
191*ddf45954SJerome Forissier 	if (!pd)
192*ddf45954SJerome Forissier 		return NULL;
193*ddf45954SJerome Forissier 	return &pd->chip;
194*ddf45954SJerome Forissier }
195*ddf45954SJerome Forissier 
196*ddf45954SJerome Forissier static int pl011_dev_init(struct serial_chip *chip, const void *fdt, int offs,
197*ddf45954SJerome Forissier 			  const char *parms)
198*ddf45954SJerome Forissier {
199*ddf45954SJerome Forissier 	struct pl011_data *pd = container_of(chip, struct pl011_data, chip);
200*ddf45954SJerome Forissier 	vaddr_t vbase;
201*ddf45954SJerome Forissier 	paddr_t pbase;
202*ddf45954SJerome Forissier 	size_t size;
203*ddf45954SJerome Forissier 
204*ddf45954SJerome Forissier 	if (parms && parms[0])
205*ddf45954SJerome Forissier 		IMSG("pl011: device parameters ignored (%s)", parms);
206*ddf45954SJerome Forissier 
207*ddf45954SJerome Forissier 	if (dt_map_dev(fdt, offs, &vbase, &size) < 0)
208*ddf45954SJerome Forissier 		return -1;
209*ddf45954SJerome Forissier 
210*ddf45954SJerome Forissier 	if (size != 0x1000) {
211*ddf45954SJerome Forissier 		EMSG("pl011: unexpected register size: %zx", size);
212*ddf45954SJerome Forissier 		return -1;
213*ddf45954SJerome Forissier 	}
214*ddf45954SJerome Forissier 
215*ddf45954SJerome Forissier 	pbase = virt_to_phys((void *)vbase);
216*ddf45954SJerome Forissier 	pl011_init(pd, pbase, 0, 0);
217*ddf45954SJerome Forissier 
218*ddf45954SJerome Forissier 	return 0;
219*ddf45954SJerome Forissier }
220*ddf45954SJerome Forissier 
221*ddf45954SJerome Forissier static void pl011_dev_free(struct serial_chip *chip)
222*ddf45954SJerome Forissier {
223*ddf45954SJerome Forissier 	struct pl011_data *pd = container_of(chip, struct pl011_data, chip);
224*ddf45954SJerome Forissier 
225*ddf45954SJerome Forissier 	free(pd);
226*ddf45954SJerome Forissier }
227*ddf45954SJerome Forissier 
228*ddf45954SJerome Forissier static const struct serial_driver pl011_driver = {
229*ddf45954SJerome Forissier 	.dev_alloc = pl011_dev_alloc,
230*ddf45954SJerome Forissier 	.dev_init = pl011_dev_init,
231*ddf45954SJerome Forissier 	.dev_free = pl011_dev_free,
232*ddf45954SJerome Forissier };
233*ddf45954SJerome Forissier 
234*ddf45954SJerome Forissier static const struct dt_device_match pl011_match_table[] = {
235*ddf45954SJerome Forissier 	{ .compatible = "arm,pl011" },
236*ddf45954SJerome Forissier 	{ 0 }
237*ddf45954SJerome Forissier };
238*ddf45954SJerome Forissier 
239*ddf45954SJerome Forissier const struct dt_driver pl011_dt_driver __dt_driver = {
240*ddf45954SJerome Forissier 	.name = "pl011",
241*ddf45954SJerome Forissier 	.match_table = pl011_match_table,
242*ddf45954SJerome Forissier 	.driver = &pl011_driver,
243*ddf45954SJerome Forissier };
244*ddf45954SJerome Forissier 
245*ddf45954SJerome Forissier #endif /* CFG_DT */
246