1*db886a7fSJerome Forissier /* 2*db886a7fSJerome Forissier * Copyright (c) 2014, Linaro Limited 3*db886a7fSJerome Forissier * All rights reserved. 4*db886a7fSJerome Forissier * 5*db886a7fSJerome Forissier * Redistribution and use in source and binary forms, with or without 6*db886a7fSJerome Forissier * modification, are permitted provided that the following conditions are met: 7*db886a7fSJerome Forissier * 8*db886a7fSJerome Forissier * 1. Redistributions of source code must retain the above copyright notice, 9*db886a7fSJerome Forissier * this list of conditions and the following disclaimer. 10*db886a7fSJerome Forissier * 11*db886a7fSJerome Forissier * 2. Redistributions in binary form must reproduce the above copyright notice, 12*db886a7fSJerome Forissier * this list of conditions and the following disclaimer in the documentation 13*db886a7fSJerome Forissier * and/or other materials provided with the distribution. 14*db886a7fSJerome Forissier * 15*db886a7fSJerome Forissier * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 16*db886a7fSJerome Forissier * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17*db886a7fSJerome Forissier * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18*db886a7fSJerome Forissier * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 19*db886a7fSJerome Forissier * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 20*db886a7fSJerome Forissier * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 21*db886a7fSJerome Forissier * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 22*db886a7fSJerome Forissier * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 23*db886a7fSJerome Forissier * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 24*db886a7fSJerome Forissier * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 25*db886a7fSJerome Forissier * POSSIBILITY OF SUCH DAMAGE. 26*db886a7fSJerome Forissier */ 27*db886a7fSJerome Forissier #include <drivers/pl011.h> 28*db886a7fSJerome Forissier #include <io.h> 29*db886a7fSJerome Forissier 30*db886a7fSJerome Forissier #define UART_DR 0x00 /* data register */ 31*db886a7fSJerome Forissier #define UART_RSR_ECR 0x04 /* receive status or error clear */ 32*db886a7fSJerome Forissier #define UART_DMAWM 0x08 /* DMA watermark configure */ 33*db886a7fSJerome Forissier #define UART_TIMEOUT 0x0C /* Timeout period */ 34*db886a7fSJerome Forissier /* reserved space */ 35*db886a7fSJerome Forissier #define UART_FR 0x18 /* flag register */ 36*db886a7fSJerome Forissier #define UART_ILPR 0x20 /* IrDA low-poer */ 37*db886a7fSJerome Forissier #define UART_IBRD 0x24 /* integer baud register */ 38*db886a7fSJerome Forissier #define UART_FBRD 0x28 /* fractional baud register */ 39*db886a7fSJerome Forissier #define UART_LCR_H 0x2C /* line control register */ 40*db886a7fSJerome Forissier #define UART_CR 0x30 /* control register */ 41*db886a7fSJerome Forissier #define UART_IFLS 0x34 /* interrupt FIFO level select */ 42*db886a7fSJerome Forissier #define UART_IMSC 0x38 /* interrupt mask set/clear */ 43*db886a7fSJerome Forissier #define UART_RIS 0x3C /* raw interrupt register */ 44*db886a7fSJerome Forissier #define UART_MIS 0x40 /* masked interrupt register */ 45*db886a7fSJerome Forissier #define UART_ICR 0x44 /* interrupt clear register */ 46*db886a7fSJerome Forissier #define UART_DMACR 0x48 /* DMA control register */ 47*db886a7fSJerome Forissier 48*db886a7fSJerome Forissier /* flag register bits */ 49*db886a7fSJerome Forissier #define UART_FR_RTXDIS (1 << 13) 50*db886a7fSJerome Forissier #define UART_FR_TERI (1 << 12) 51*db886a7fSJerome Forissier #define UART_FR_DDCD (1 << 11) 52*db886a7fSJerome Forissier #define UART_FR_DDSR (1 << 10) 53*db886a7fSJerome Forissier #define UART_FR_DCTS (1 << 9) 54*db886a7fSJerome Forissier #define UART_FR_RI (1 << 8) 55*db886a7fSJerome Forissier #define UART_FR_TXFE (1 << 7) 56*db886a7fSJerome Forissier #define UART_FR_RXFF (1 << 6) 57*db886a7fSJerome Forissier #define UART_FR_TXFF (1 << 5) 58*db886a7fSJerome Forissier #define UART_FR_RXFE (1 << 4) 59*db886a7fSJerome Forissier #define UART_FR_BUSY (1 << 3) 60*db886a7fSJerome Forissier #define UART_FR_DCD (1 << 2) 61*db886a7fSJerome Forissier #define UART_FR_DSR (1 << 1) 62*db886a7fSJerome Forissier #define UART_FR_CTS (1 << 0) 63*db886a7fSJerome Forissier 64*db886a7fSJerome Forissier /* transmit/receive line register bits */ 65*db886a7fSJerome Forissier #define UART_LCRH_SPS (1 << 7) 66*db886a7fSJerome Forissier #define UART_LCRH_WLEN_8 (3 << 5) 67*db886a7fSJerome Forissier #define UART_LCRH_WLEN_7 (2 << 5) 68*db886a7fSJerome Forissier #define UART_LCRH_WLEN_6 (1 << 5) 69*db886a7fSJerome Forissier #define UART_LCRH_WLEN_5 (0 << 5) 70*db886a7fSJerome Forissier #define UART_LCRH_FEN (1 << 4) 71*db886a7fSJerome Forissier #define UART_LCRH_STP2 (1 << 3) 72*db886a7fSJerome Forissier #define UART_LCRH_EPS (1 << 2) 73*db886a7fSJerome Forissier #define UART_LCRH_PEN (1 << 1) 74*db886a7fSJerome Forissier #define UART_LCRH_BRK (1 << 0) 75*db886a7fSJerome Forissier 76*db886a7fSJerome Forissier /* control register bits */ 77*db886a7fSJerome Forissier #define UART_CR_CTSEN (1 << 15) 78*db886a7fSJerome Forissier #define UART_CR_RTSEN (1 << 14) 79*db886a7fSJerome Forissier #define UART_CR_OUT2 (1 << 13) 80*db886a7fSJerome Forissier #define UART_CR_OUT1 (1 << 12) 81*db886a7fSJerome Forissier #define UART_CR_RTS (1 << 11) 82*db886a7fSJerome Forissier #define UART_CR_DTR (1 << 10) 83*db886a7fSJerome Forissier #define UART_CR_RXE (1 << 9) 84*db886a7fSJerome Forissier #define UART_CR_TXE (1 << 8) 85*db886a7fSJerome Forissier #define UART_CR_LPE (1 << 7) 86*db886a7fSJerome Forissier #define UART_CR_OVSFACT (1 << 3) 87*db886a7fSJerome Forissier #define UART_CR_UARTEN (1 << 0) 88*db886a7fSJerome Forissier 89*db886a7fSJerome Forissier #define UART_IMSC_RXIM (1 << 4) 90*db886a7fSJerome Forissier 91*db886a7fSJerome Forissier void pl011_flush(vaddr_t base) 92*db886a7fSJerome Forissier { 93*db886a7fSJerome Forissier while (!(read32(base + UART_FR) & UART_FR_TXFE)) 94*db886a7fSJerome Forissier ; 95*db886a7fSJerome Forissier } 96*db886a7fSJerome Forissier 97*db886a7fSJerome Forissier void pl011_init(vaddr_t base, uint32_t uart_clk, uint32_t baud_rate) 98*db886a7fSJerome Forissier { 99*db886a7fSJerome Forissier if (baud_rate) { 100*db886a7fSJerome Forissier uint32_t divisor = (uart_clk * 4) / baud_rate; 101*db886a7fSJerome Forissier 102*db886a7fSJerome Forissier write32(divisor >> 6, base + UART_IBRD); 103*db886a7fSJerome Forissier write32(divisor & 0x3f, base + UART_FBRD); 104*db886a7fSJerome Forissier } 105*db886a7fSJerome Forissier 106*db886a7fSJerome Forissier write32(0, base + UART_RSR_ECR); 107*db886a7fSJerome Forissier 108*db886a7fSJerome Forissier /* Configure TX to 8 bits, 1 stop bit, no parity, fifo disabled. */ 109*db886a7fSJerome Forissier write32(UART_LCRH_WLEN_8, base + UART_LCR_H); 110*db886a7fSJerome Forissier 111*db886a7fSJerome Forissier write32(UART_IMSC_RXIM, base + UART_IMSC); 112*db886a7fSJerome Forissier 113*db886a7fSJerome Forissier /* Enable UART and TX */ 114*db886a7fSJerome Forissier write32(UART_CR_UARTEN | UART_CR_TXE | UART_CR_RXE, base + UART_CR); 115*db886a7fSJerome Forissier 116*db886a7fSJerome Forissier pl011_flush(base); 117*db886a7fSJerome Forissier } 118*db886a7fSJerome Forissier 119*db886a7fSJerome Forissier void pl011_putc(int ch, vaddr_t base) 120*db886a7fSJerome Forissier { 121*db886a7fSJerome Forissier /* 122*db886a7fSJerome Forissier * Wait until there is space in the FIFO 123*db886a7fSJerome Forissier */ 124*db886a7fSJerome Forissier while (read32(base + UART_FR) & UART_FR_TXFF) 125*db886a7fSJerome Forissier ; 126*db886a7fSJerome Forissier 127*db886a7fSJerome Forissier /* Send the character */ 128*db886a7fSJerome Forissier write32(ch, base + UART_DR); 129*db886a7fSJerome Forissier } 130*db886a7fSJerome Forissier 131*db886a7fSJerome Forissier bool pl011_have_rx_data(vaddr_t base) 132*db886a7fSJerome Forissier { 133*db886a7fSJerome Forissier return !(read32(base + UART_FR) & UART_FR_RXFE); 134*db886a7fSJerome Forissier } 135*db886a7fSJerome Forissier 136*db886a7fSJerome Forissier int pl011_getchar(vaddr_t base) 137*db886a7fSJerome Forissier { 138*db886a7fSJerome Forissier while (!pl011_have_rx_data(base)) 139*db886a7fSJerome Forissier ; 140*db886a7fSJerome Forissier return read32(base + UART_DR) & 0xff; 141*db886a7fSJerome Forissier } 142*db886a7fSJerome Forissier 143