xref: /optee_os/core/drivers/pl011.c (revision 3b75106b97858e852d77a727c02bda196f3782d7)
1db886a7fSJerome Forissier /*
2db886a7fSJerome Forissier  * Copyright (c) 2014, Linaro Limited
3db886a7fSJerome Forissier  * All rights reserved.
4db886a7fSJerome Forissier  *
5db886a7fSJerome Forissier  * Redistribution and use in source and binary forms, with or without
6db886a7fSJerome Forissier  * modification, are permitted provided that the following conditions are met:
7db886a7fSJerome Forissier  *
8db886a7fSJerome Forissier  * 1. Redistributions of source code must retain the above copyright notice,
9db886a7fSJerome Forissier  * this list of conditions and the following disclaimer.
10db886a7fSJerome Forissier  *
11db886a7fSJerome Forissier  * 2. Redistributions in binary form must reproduce the above copyright notice,
12db886a7fSJerome Forissier  * this list of conditions and the following disclaimer in the documentation
13db886a7fSJerome Forissier  * and/or other materials provided with the distribution.
14db886a7fSJerome Forissier  *
15db886a7fSJerome Forissier  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16db886a7fSJerome Forissier  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17db886a7fSJerome Forissier  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18db886a7fSJerome Forissier  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
19db886a7fSJerome Forissier  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
20db886a7fSJerome Forissier  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
21db886a7fSJerome Forissier  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
22db886a7fSJerome Forissier  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
23db886a7fSJerome Forissier  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
24db886a7fSJerome Forissier  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25db886a7fSJerome Forissier  * POSSIBILITY OF SUCH DAMAGE.
26db886a7fSJerome Forissier  */
27db886a7fSJerome Forissier #include <drivers/pl011.h>
28db886a7fSJerome Forissier #include <io.h>
29db886a7fSJerome Forissier 
30db886a7fSJerome Forissier #define UART_DR		0x00 /* data register */
31db886a7fSJerome Forissier #define UART_RSR_ECR	0x04 /* receive status or error clear */
32db886a7fSJerome Forissier #define UART_DMAWM	0x08 /* DMA watermark configure */
33db886a7fSJerome Forissier #define UART_TIMEOUT	0x0C /* Timeout period */
34db886a7fSJerome Forissier /* reserved space */
35db886a7fSJerome Forissier #define UART_FR		0x18 /* flag register */
36db886a7fSJerome Forissier #define UART_ILPR	0x20 /* IrDA low-poer */
37db886a7fSJerome Forissier #define UART_IBRD	0x24 /* integer baud register */
38db886a7fSJerome Forissier #define UART_FBRD	0x28 /* fractional baud register */
39db886a7fSJerome Forissier #define UART_LCR_H	0x2C /* line control register */
40db886a7fSJerome Forissier #define UART_CR		0x30 /* control register */
41db886a7fSJerome Forissier #define UART_IFLS	0x34 /* interrupt FIFO level select */
42db886a7fSJerome Forissier #define UART_IMSC	0x38 /* interrupt mask set/clear */
43db886a7fSJerome Forissier #define UART_RIS	0x3C /* raw interrupt register */
44db886a7fSJerome Forissier #define UART_MIS	0x40 /* masked interrupt register */
45db886a7fSJerome Forissier #define UART_ICR	0x44 /* interrupt clear register */
46db886a7fSJerome Forissier #define UART_DMACR	0x48 /* DMA control register */
47db886a7fSJerome Forissier 
48db886a7fSJerome Forissier /* flag register bits */
49db886a7fSJerome Forissier #define UART_FR_RTXDIS	(1 << 13)
50db886a7fSJerome Forissier #define UART_FR_TERI	(1 << 12)
51db886a7fSJerome Forissier #define UART_FR_DDCD	(1 << 11)
52db886a7fSJerome Forissier #define UART_FR_DDSR	(1 << 10)
53db886a7fSJerome Forissier #define UART_FR_DCTS	(1 << 9)
54db886a7fSJerome Forissier #define UART_FR_RI	(1 << 8)
55db886a7fSJerome Forissier #define UART_FR_TXFE	(1 << 7)
56db886a7fSJerome Forissier #define UART_FR_RXFF	(1 << 6)
57db886a7fSJerome Forissier #define UART_FR_TXFF	(1 << 5)
58db886a7fSJerome Forissier #define UART_FR_RXFE	(1 << 4)
59db886a7fSJerome Forissier #define UART_FR_BUSY	(1 << 3)
60db886a7fSJerome Forissier #define UART_FR_DCD	(1 << 2)
61db886a7fSJerome Forissier #define UART_FR_DSR	(1 << 1)
62db886a7fSJerome Forissier #define UART_FR_CTS	(1 << 0)
63db886a7fSJerome Forissier 
64db886a7fSJerome Forissier /* transmit/receive line register bits */
65db886a7fSJerome Forissier #define UART_LCRH_SPS		(1 << 7)
66db886a7fSJerome Forissier #define UART_LCRH_WLEN_8	(3 << 5)
67db886a7fSJerome Forissier #define UART_LCRH_WLEN_7	(2 << 5)
68db886a7fSJerome Forissier #define UART_LCRH_WLEN_6	(1 << 5)
69db886a7fSJerome Forissier #define UART_LCRH_WLEN_5	(0 << 5)
70db886a7fSJerome Forissier #define UART_LCRH_FEN		(1 << 4)
71db886a7fSJerome Forissier #define UART_LCRH_STP2		(1 << 3)
72db886a7fSJerome Forissier #define UART_LCRH_EPS		(1 << 2)
73db886a7fSJerome Forissier #define UART_LCRH_PEN		(1 << 1)
74db886a7fSJerome Forissier #define UART_LCRH_BRK		(1 << 0)
75db886a7fSJerome Forissier 
76db886a7fSJerome Forissier /* control register bits */
77db886a7fSJerome Forissier #define UART_CR_CTSEN		(1 << 15)
78db886a7fSJerome Forissier #define UART_CR_RTSEN		(1 << 14)
79db886a7fSJerome Forissier #define UART_CR_OUT2		(1 << 13)
80db886a7fSJerome Forissier #define UART_CR_OUT1		(1 << 12)
81db886a7fSJerome Forissier #define UART_CR_RTS		(1 << 11)
82db886a7fSJerome Forissier #define UART_CR_DTR		(1 << 10)
83db886a7fSJerome Forissier #define UART_CR_RXE		(1 << 9)
84db886a7fSJerome Forissier #define UART_CR_TXE		(1 << 8)
85db886a7fSJerome Forissier #define UART_CR_LPE		(1 << 7)
86db886a7fSJerome Forissier #define UART_CR_OVSFACT		(1 << 3)
87db886a7fSJerome Forissier #define UART_CR_UARTEN		(1 << 0)
88db886a7fSJerome Forissier 
89*3b75106bSJens Wiklander #define UART_IMSC_RTIM		(1 << 6)
90db886a7fSJerome Forissier #define UART_IMSC_RXIM		(1 << 4)
91db886a7fSJerome Forissier 
92db886a7fSJerome Forissier void pl011_flush(vaddr_t base)
93db886a7fSJerome Forissier {
94db886a7fSJerome Forissier 	while (!(read32(base + UART_FR) & UART_FR_TXFE))
95db886a7fSJerome Forissier 		;
96db886a7fSJerome Forissier }
97db886a7fSJerome Forissier 
98db886a7fSJerome Forissier void pl011_init(vaddr_t base, uint32_t uart_clk, uint32_t baud_rate)
99db886a7fSJerome Forissier {
100*3b75106bSJens Wiklander 	/* Clear all errors */
101*3b75106bSJens Wiklander 	write32(0, base + UART_RSR_ECR);
102*3b75106bSJens Wiklander 	/* Disable everything */
103*3b75106bSJens Wiklander 	write32(0, base + UART_CR);
104*3b75106bSJens Wiklander 
105db886a7fSJerome Forissier 	if (baud_rate) {
106db886a7fSJerome Forissier 		uint32_t divisor = (uart_clk * 4) / baud_rate;
107db886a7fSJerome Forissier 
108db886a7fSJerome Forissier 		write32(divisor >> 6, base + UART_IBRD);
109db886a7fSJerome Forissier 		write32(divisor & 0x3f, base + UART_FBRD);
110db886a7fSJerome Forissier 	}
111db886a7fSJerome Forissier 
112db886a7fSJerome Forissier 	/* Configure TX to 8 bits, 1 stop bit, no parity, fifo disabled. */
113db886a7fSJerome Forissier 	write32(UART_LCRH_WLEN_8, base + UART_LCR_H);
114db886a7fSJerome Forissier 
115*3b75106bSJens Wiklander 	/* Enable interrupts for receive and receive timeout */
116*3b75106bSJens Wiklander 	write32(UART_IMSC_RXIM | UART_IMSC_RTIM, base + UART_IMSC);
117db886a7fSJerome Forissier 
118*3b75106bSJens Wiklander 	/* Enable UART and RX/TX */
119db886a7fSJerome Forissier 	write32(UART_CR_UARTEN | UART_CR_TXE | UART_CR_RXE, base + UART_CR);
120db886a7fSJerome Forissier 
121db886a7fSJerome Forissier 	pl011_flush(base);
122db886a7fSJerome Forissier }
123db886a7fSJerome Forissier 
124db886a7fSJerome Forissier void pl011_putc(int ch, vaddr_t base)
125db886a7fSJerome Forissier {
126db886a7fSJerome Forissier 	/*
127db886a7fSJerome Forissier 	 * Wait until there is space in the FIFO
128db886a7fSJerome Forissier 	 */
129db886a7fSJerome Forissier 	while (read32(base + UART_FR) & UART_FR_TXFF)
130db886a7fSJerome Forissier 		;
131db886a7fSJerome Forissier 
132db886a7fSJerome Forissier 	/* Send the character */
133db886a7fSJerome Forissier 	write32(ch, base + UART_DR);
134db886a7fSJerome Forissier }
135db886a7fSJerome Forissier 
136db886a7fSJerome Forissier bool pl011_have_rx_data(vaddr_t base)
137db886a7fSJerome Forissier {
138db886a7fSJerome Forissier 	return !(read32(base + UART_FR) & UART_FR_RXFE);
139db886a7fSJerome Forissier }
140db886a7fSJerome Forissier 
141db886a7fSJerome Forissier int pl011_getchar(vaddr_t base)
142db886a7fSJerome Forissier {
143db886a7fSJerome Forissier 	while (!pl011_have_rx_data(base))
144db886a7fSJerome Forissier 		;
145db886a7fSJerome Forissier 	return read32(base + UART_DR) & 0xff;
146db886a7fSJerome Forissier }
147db886a7fSJerome Forissier 
148