xref: /optee_os/core/drivers/clk/clk-stm32mp15.c (revision a3009556d448dd527fdc22c2503f2f8f90aab62c)
16b651796SEtienne Carriere // SPDX-License-Identifier: (BSD-3-Clause OR GPL-2.0+)
26b651796SEtienne Carriere /*
31e1e5a4dSGatien Chevallier  * Copyright (C) 2018-2022, STMicroelectronics
46b651796SEtienne Carriere  */
56b651796SEtienne Carriere 
66b651796SEtienne Carriere #include <assert.h>
76b651796SEtienne Carriere #include <config.h>
86b651796SEtienne Carriere #include <drivers/stm32mp1_rcc.h>
96b651796SEtienne Carriere #include <drivers/clk.h>
106b651796SEtienne Carriere #include <drivers/clk_dt.h>
111e1e5a4dSGatien Chevallier #include <drivers/stm32_shared_io.h>
1237010ab7SGatien Chevallier #include <drivers/stm32mp_dt_bindings.h>
136b651796SEtienne Carriere #include <initcall.h>
146b651796SEtienne Carriere #include <io.h>
156b651796SEtienne Carriere #include <keep.h>
166b651796SEtienne Carriere #include <kernel/dt.h>
176b651796SEtienne Carriere #include <kernel/boot.h>
186b651796SEtienne Carriere #include <kernel/panic.h>
196b651796SEtienne Carriere #include <kernel/spinlock.h>
206b651796SEtienne Carriere #include <libfdt.h>
216b651796SEtienne Carriere #include <platform_config.h>
226b651796SEtienne Carriere #include <stdio.h>
236b651796SEtienne Carriere #include <stm32_util.h>
246b651796SEtienne Carriere #include <trace.h>
256b651796SEtienne Carriere #include <util.h>
266b651796SEtienne Carriere 
276b651796SEtienne Carriere /* Identifiers for root oscillators */
286b651796SEtienne Carriere enum stm32mp_osc_id {
29bb73802dSEtienne Carriere 	OSC_HSI,
30bb73802dSEtienne Carriere 	OSC_HSE,
31bb73802dSEtienne Carriere 	OSC_CSI,
32bb73802dSEtienne Carriere 	OSC_LSI,
33bb73802dSEtienne Carriere 	OSC_LSE,
34bb73802dSEtienne Carriere 	OSC_I2S_CKIN,
35bb73802dSEtienne Carriere 	OSC_USB_PHY_48,
366b651796SEtienne Carriere 	NB_OSC,
376b651796SEtienne Carriere 	_UNKNOWN_OSC_ID = 0xffU
386b651796SEtienne Carriere };
396b651796SEtienne Carriere 
406b651796SEtienne Carriere /* Identifiers for parent clocks */
416b651796SEtienne Carriere enum stm32mp1_parent_id {
42bb73802dSEtienne Carriere 	_HSI,
43bb73802dSEtienne Carriere 	_HSE,
44bb73802dSEtienne Carriere 	_CSI,
45bb73802dSEtienne Carriere 	_LSI,
46bb73802dSEtienne Carriere 	_LSE,
47bb73802dSEtienne Carriere 	_I2S_CKIN,
48bb73802dSEtienne Carriere 	_USB_PHY_48,
49bb73802dSEtienne Carriere 	_HSI_KER,
506b651796SEtienne Carriere 	_HSE_KER,
516b651796SEtienne Carriere 	_HSE_KER_DIV2,
5262bb2715SEtienne Carriere 	_HSE_RTC,
536b651796SEtienne Carriere 	_CSI_KER,
546b651796SEtienne Carriere 	_PLL1_P,
556b651796SEtienne Carriere 	_PLL1_Q,
566b651796SEtienne Carriere 	_PLL1_R,
576b651796SEtienne Carriere 	_PLL2_P,
586b651796SEtienne Carriere 	_PLL2_Q,
596b651796SEtienne Carriere 	_PLL2_R,
606b651796SEtienne Carriere 	_PLL3_P,
616b651796SEtienne Carriere 	_PLL3_Q,
626b651796SEtienne Carriere 	_PLL3_R,
636b651796SEtienne Carriere 	_PLL4_P,
646b651796SEtienne Carriere 	_PLL4_Q,
656b651796SEtienne Carriere 	_PLL4_R,
666b651796SEtienne Carriere 	_ACLK,
676b651796SEtienne Carriere 	_PCLK1,
686b651796SEtienne Carriere 	_PCLK2,
696b651796SEtienne Carriere 	_PCLK3,
706b651796SEtienne Carriere 	_PCLK4,
716b651796SEtienne Carriere 	_PCLK5,
726b651796SEtienne Carriere 	_HCLK5,
736b651796SEtienne Carriere 	_HCLK6,
746b651796SEtienne Carriere 	_HCLK2,
756b651796SEtienne Carriere 	_CK_PER,
766b651796SEtienne Carriere 	_CK_MPU,
776b651796SEtienne Carriere 	_CK_MCU,
786b651796SEtienne Carriere 	_PARENT_NB,
796b651796SEtienne Carriere 	_UNKNOWN_ID = 0xff,
806b651796SEtienne Carriere };
816b651796SEtienne Carriere 
826b651796SEtienne Carriere /*
836b651796SEtienne Carriere  * Identifiers for parent clock selectors.
846b651796SEtienne Carriere  * This enum lists only the parent clocks we are interested in.
856b651796SEtienne Carriere  */
866b651796SEtienne Carriere enum stm32mp1_parent_sel {
876b651796SEtienne Carriere 	_STGEN_SEL,
88*a3009556SMichael Scott 	_I2C35_SEL,
896b651796SEtienne Carriere 	_I2C46_SEL,
906b651796SEtienne Carriere 	_SPI6_SEL,
916b651796SEtienne Carriere 	_USART1_SEL,
926b651796SEtienne Carriere 	_RNG1_SEL,
936b651796SEtienne Carriere 	_UART6_SEL,
946b651796SEtienne Carriere 	_UART24_SEL,
956b651796SEtienne Carriere 	_UART35_SEL,
966b651796SEtienne Carriere 	_UART78_SEL,
976b651796SEtienne Carriere 	_AXISS_SEL,
986b651796SEtienne Carriere 	_MCUSS_SEL,
996b651796SEtienne Carriere 	_USBPHY_SEL,
1006b651796SEtienne Carriere 	_USBO_SEL,
1016b651796SEtienne Carriere 	_RTC_SEL,
10262bb2715SEtienne Carriere 	_MPU_SEL,
1036b651796SEtienne Carriere 	_PARENT_SEL_NB,
1046b651796SEtienne Carriere 	_UNKNOWN_SEL = 0xff,
1056b651796SEtienne Carriere };
1066b651796SEtienne Carriere 
1076b651796SEtienne Carriere static const uint8_t parent_id_clock_id[_PARENT_NB] = {
1086b651796SEtienne Carriere 	[_HSE] = CK_HSE,
1096b651796SEtienne Carriere 	[_HSI] = CK_HSI,
1106b651796SEtienne Carriere 	[_CSI] = CK_CSI,
1116b651796SEtienne Carriere 	[_LSE] = CK_LSE,
1126b651796SEtienne Carriere 	[_LSI] = CK_LSI,
1136b651796SEtienne Carriere 	[_I2S_CKIN] = _UNKNOWN_ID,
1146b651796SEtienne Carriere 	[_USB_PHY_48] = _UNKNOWN_ID,
1156b651796SEtienne Carriere 	[_HSI_KER] = CK_HSI,
1166b651796SEtienne Carriere 	[_HSE_KER] = CK_HSE,
1176b651796SEtienne Carriere 	[_HSE_KER_DIV2] = CK_HSE_DIV2,
11862bb2715SEtienne Carriere 	[_HSE_RTC] = _UNKNOWN_ID,
1196b651796SEtienne Carriere 	[_CSI_KER] = CK_CSI,
1206b651796SEtienne Carriere 	[_PLL1_P] = PLL1_P,
1216b651796SEtienne Carriere 	[_PLL1_Q] = PLL1_Q,
1226b651796SEtienne Carriere 	[_PLL1_R] = PLL1_R,
1236b651796SEtienne Carriere 	[_PLL2_P] = PLL2_P,
1246b651796SEtienne Carriere 	[_PLL2_Q] = PLL2_Q,
1256b651796SEtienne Carriere 	[_PLL2_R] = PLL2_R,
1266b651796SEtienne Carriere 	[_PLL3_P] = PLL3_P,
1276b651796SEtienne Carriere 	[_PLL3_Q] = PLL3_Q,
1286b651796SEtienne Carriere 	[_PLL3_R] = PLL3_R,
1296b651796SEtienne Carriere 	[_PLL4_P] = PLL4_P,
1306b651796SEtienne Carriere 	[_PLL4_Q] = PLL4_Q,
1316b651796SEtienne Carriere 	[_PLL4_R] = PLL4_R,
1326b651796SEtienne Carriere 	[_ACLK] = CK_AXI,
1336b651796SEtienne Carriere 	[_PCLK1] = CK_AXI,
1346b651796SEtienne Carriere 	[_PCLK2] = CK_AXI,
1356b651796SEtienne Carriere 	[_PCLK3] = CK_AXI,
1366b651796SEtienne Carriere 	[_PCLK4] = CK_AXI,
1376b651796SEtienne Carriere 	[_PCLK5] = CK_AXI,
1386b651796SEtienne Carriere 	[_HCLK5] = CK_AXI,
1396b651796SEtienne Carriere 	[_HCLK6] = CK_AXI,
1406b651796SEtienne Carriere 	[_HCLK2] = CK_AXI,
1416b651796SEtienne Carriere 	[_CK_PER] = CK_PER,
1426b651796SEtienne Carriere 	[_CK_MPU] = CK_MPU,
1436b651796SEtienne Carriere 	[_CK_MCU] = CK_MCU,
1446b651796SEtienne Carriere };
1456b651796SEtienne Carriere 
146bb73802dSEtienne Carriere static enum stm32mp1_parent_id osc_id2parent_id(enum stm32mp_osc_id osc_id)
147bb73802dSEtienne Carriere {
148bb73802dSEtienne Carriere 	assert(osc_id >= OSC_HSI && osc_id < NB_OSC);
149bb73802dSEtienne Carriere 	COMPILE_TIME_ASSERT((int)OSC_HSI == (int)_HSI &&
150bb73802dSEtienne Carriere 			    (int)OSC_HSE == (int)_HSE &&
151bb73802dSEtienne Carriere 			    (int)OSC_CSI == (int)_CSI &&
152bb73802dSEtienne Carriere 			    (int)OSC_LSI == (int)_LSI &&
153bb73802dSEtienne Carriere 			    (int)OSC_LSE == (int)_LSE &&
154bb73802dSEtienne Carriere 			    (int)OSC_I2S_CKIN == (int)_I2S_CKIN &&
155bb73802dSEtienne Carriere 			    (int)OSC_USB_PHY_48 == (int)_USB_PHY_48);
156bb73802dSEtienne Carriere 
157bb73802dSEtienne Carriere 	return (enum stm32mp1_parent_id)osc_id;
158bb73802dSEtienne Carriere }
159bb73802dSEtienne Carriere 
1606b651796SEtienne Carriere static enum stm32mp1_parent_id clock_id2parent_id(unsigned long id)
1616b651796SEtienne Carriere {
1626b651796SEtienne Carriere 	size_t n = 0;
1636b651796SEtienne Carriere 
1646b651796SEtienne Carriere 	COMPILE_TIME_ASSERT(STM32MP1_LAST_CLK < _UNKNOWN_ID);
1656b651796SEtienne Carriere 
1666b651796SEtienne Carriere 	for (n = 0; n < ARRAY_SIZE(parent_id_clock_id); n++)
1676b651796SEtienne Carriere 		if (parent_id_clock_id[n] == id)
1686b651796SEtienne Carriere 			return (enum stm32mp1_parent_id)n;
1696b651796SEtienne Carriere 
1706b651796SEtienne Carriere 	return _UNKNOWN_ID;
1716b651796SEtienne Carriere }
1726b651796SEtienne Carriere 
1736b651796SEtienne Carriere /* Identifiers for PLLs and their configuration resources */
1746b651796SEtienne Carriere enum stm32mp1_pll_id {
1756b651796SEtienne Carriere 	_PLL1,
1766b651796SEtienne Carriere 	_PLL2,
1776b651796SEtienne Carriere 	_PLL3,
1786b651796SEtienne Carriere 	_PLL4,
1796b651796SEtienne Carriere 	_PLL_NB
1806b651796SEtienne Carriere };
1816b651796SEtienne Carriere 
1826b651796SEtienne Carriere enum stm32mp1_div_id {
1836b651796SEtienne Carriere 	_DIV_P,
1846b651796SEtienne Carriere 	_DIV_Q,
1856b651796SEtienne Carriere 	_DIV_R,
1866b651796SEtienne Carriere 	_DIV_NB,
1876b651796SEtienne Carriere };
1886b651796SEtienne Carriere 
1896b651796SEtienne Carriere enum stm32mp1_plltype {
1906b651796SEtienne Carriere 	PLL_800,
1916b651796SEtienne Carriere 	PLL_1600,
1926b651796SEtienne Carriere 	PLL_TYPE_NB
1936b651796SEtienne Carriere };
1946b651796SEtienne Carriere 
1956b651796SEtienne Carriere /*
1966b651796SEtienne Carriere  * Clock generic gates clocks which state is controlled by a single RCC bit
1976b651796SEtienne Carriere  *
1986b651796SEtienne Carriere  * @offset: RCC register byte offset from RCC base where clock is controlled
1996b651796SEtienne Carriere  * @bit: Bit position in the RCC 32bit register
2006b651796SEtienne Carriere  * @clock_id: Identifier used for the clock in the clock driver API
2016b651796SEtienne Carriere  * @set_clr: Non-null if and only-if RCC register is a CLEAR/SET register
2026b651796SEtienne Carriere  *	(CLEAR register is at offset RCC_MP_ENCLRR_OFFSET from SET register)
2036b651796SEtienne Carriere  * @secure: One of N_S or SEC, defined below
2046b651796SEtienne Carriere  * @sel: _UNKNOWN_ID (fixed parent) or reference to parent clock selector
2056b651796SEtienne Carriere  *	(8bit storage of ID from enum stm32mp1_parent_sel)
2066b651796SEtienne Carriere  * @fixed: _UNKNOWN_ID (selectable paranet) or reference to parent clock
2076b651796SEtienne Carriere  *	(8bit storage of ID from enum stm32mp1_parent_id)
2086b651796SEtienne Carriere  */
2096b651796SEtienne Carriere struct stm32mp1_clk_gate {
2106b651796SEtienne Carriere 	uint16_t offset;
2116b651796SEtienne Carriere 	uint8_t bit;
2126b651796SEtienne Carriere 	uint8_t clock_id;
2136b651796SEtienne Carriere 	uint8_t set_clr;
2146b651796SEtienne Carriere 	uint8_t secure;
2156b651796SEtienne Carriere 	uint8_t sel; /* Relates to enum stm32mp1_parent_sel */
2166b651796SEtienne Carriere 	uint8_t fixed; /* Relates to enum stm32mp1_parent_id */
2176b651796SEtienne Carriere };
2186b651796SEtienne Carriere 
2196b651796SEtienne Carriere /* Parent clock selection: select register info, parent clocks references */
2206b651796SEtienne Carriere struct stm32mp1_clk_sel {
2216b651796SEtienne Carriere 	uint16_t offset;
2226b651796SEtienne Carriere 	uint8_t src;
2236b651796SEtienne Carriere 	uint8_t msk;
2246b651796SEtienne Carriere 	uint8_t nb_parent;
2256b651796SEtienne Carriere 	const uint8_t *parent;
2266b651796SEtienne Carriere };
2276b651796SEtienne Carriere 
2286b651796SEtienne Carriere #define REFCLK_SIZE 4
2296b651796SEtienne Carriere /* PLL control: type, control register offsets, up-to-4 selectable parent */
2306b651796SEtienne Carriere struct stm32mp1_clk_pll {
2316b651796SEtienne Carriere 	enum stm32mp1_plltype plltype;
2326b651796SEtienne Carriere 	uint16_t rckxselr;
2336b651796SEtienne Carriere 	uint16_t pllxcfgr1;
2346b651796SEtienne Carriere 	uint16_t pllxcfgr2;
2356b651796SEtienne Carriere 	uint16_t pllxfracr;
2366b651796SEtienne Carriere 	uint16_t pllxcr;
2376b651796SEtienne Carriere 	uint16_t pllxcsgr;
2386b651796SEtienne Carriere 	enum stm32mp_osc_id refclk[REFCLK_SIZE];
2396b651796SEtienne Carriere };
2406b651796SEtienne Carriere 
2416b651796SEtienne Carriere #define N_S	0	/* Non-secure can access RCC interface */
2426b651796SEtienne Carriere #define SEC	1	/* RCC[TZEN] protects RCC interface */
2436b651796SEtienne Carriere 
2446b651796SEtienne Carriere /* Clocks with selectable source and not set/clr register access */
2456b651796SEtienne Carriere #define _CLK_SELEC(_sec, _offset, _bit, _clock_id, _parent_sel)	\
2466b651796SEtienne Carriere 	{							\
2476b651796SEtienne Carriere 		.offset = (_offset),				\
2486b651796SEtienne Carriere 		.bit = (_bit),					\
2496b651796SEtienne Carriere 		.clock_id = (_clock_id),			\
2506b651796SEtienne Carriere 		.set_clr = 0,					\
2516b651796SEtienne Carriere 		.secure = (_sec),				\
2526b651796SEtienne Carriere 		.sel = (_parent_sel),				\
2536b651796SEtienne Carriere 		.fixed = _UNKNOWN_ID,				\
2546b651796SEtienne Carriere 	}
2556b651796SEtienne Carriere 
2566b651796SEtienne Carriere /* Clocks with fixed source and not set/clr register access */
2576b651796SEtienne Carriere #define _CLK_FIXED(_sec, _offset, _bit, _clock_id, _parent)		\
2586b651796SEtienne Carriere 	{							\
2596b651796SEtienne Carriere 		.offset = (_offset),				\
2606b651796SEtienne Carriere 		.bit = (_bit),					\
2616b651796SEtienne Carriere 		.clock_id = (_clock_id),			\
2626b651796SEtienne Carriere 		.set_clr = 0,					\
2636b651796SEtienne Carriere 		.secure = (_sec),				\
2646b651796SEtienne Carriere 		.sel = _UNKNOWN_SEL,				\
2656b651796SEtienne Carriere 		.fixed = (_parent),				\
2666b651796SEtienne Carriere 	}
2676b651796SEtienne Carriere 
2686b651796SEtienne Carriere /* Clocks with selectable source and set/clr register access */
2696b651796SEtienne Carriere #define _CLK_SC_SELEC(_sec, _offset, _bit, _clock_id, _parent_sel)	\
2706b651796SEtienne Carriere 	{							\
2716b651796SEtienne Carriere 		.offset = (_offset),				\
2726b651796SEtienne Carriere 		.bit = (_bit),					\
2736b651796SEtienne Carriere 		.clock_id = (_clock_id),			\
2746b651796SEtienne Carriere 		.set_clr = 1,					\
2756b651796SEtienne Carriere 		.secure = (_sec),				\
2766b651796SEtienne Carriere 		.sel = (_parent_sel),				\
2776b651796SEtienne Carriere 		.fixed = _UNKNOWN_ID,				\
2786b651796SEtienne Carriere 	}
2796b651796SEtienne Carriere 
2806b651796SEtienne Carriere /* Clocks with fixed source and set/clr register access */
2816b651796SEtienne Carriere #define _CLK_SC_FIXED(_sec, _offset, _bit, _clock_id, _parent)	\
2826b651796SEtienne Carriere 	{							\
2836b651796SEtienne Carriere 		.offset = (_offset),				\
2846b651796SEtienne Carriere 		.bit = (_bit),					\
2856b651796SEtienne Carriere 		.clock_id = (_clock_id),			\
2866b651796SEtienne Carriere 		.set_clr = 1,					\
2876b651796SEtienne Carriere 		.secure = (_sec),				\
2886b651796SEtienne Carriere 		.sel = _UNKNOWN_SEL,				\
2896b651796SEtienne Carriere 		.fixed = (_parent),				\
2906b651796SEtienne Carriere 	}
2916b651796SEtienne Carriere 
2926b651796SEtienne Carriere /*
2936b651796SEtienne Carriere  * Clocks with selectable source and set/clr register access
2946b651796SEtienne Carriere  * and enable bit position defined by a label (argument _bit)
2956b651796SEtienne Carriere  */
2966b651796SEtienne Carriere #define _CLK_SC2_SELEC(_sec, _offset, _bit, _clock_id, _parent_sel)	\
2976b651796SEtienne Carriere 	{							\
2986b651796SEtienne Carriere 		.offset = (_offset),				\
2996b651796SEtienne Carriere 		.clock_id = (_clock_id),			\
3006b651796SEtienne Carriere 		.bit = _offset ## _ ## _bit ## _POS,		\
3016b651796SEtienne Carriere 		.set_clr = 1,					\
3026b651796SEtienne Carriere 		.secure = (_sec),				\
3036b651796SEtienne Carriere 		.sel = (_parent_sel),				\
3046b651796SEtienne Carriere 		.fixed = _UNKNOWN_ID,				\
3056b651796SEtienne Carriere 	}
3066b651796SEtienne Carriere #define _CLK_SC2_FIXED(_sec, _offset, _bit, _clock_id, _parent)	\
3076b651796SEtienne Carriere 	{							\
3086b651796SEtienne Carriere 		.offset = (_offset),				\
3096b651796SEtienne Carriere 		.clock_id = (_clock_id),			\
3106b651796SEtienne Carriere 		.bit = _offset ## _ ## _bit ## _POS,		\
3116b651796SEtienne Carriere 		.set_clr = 1,					\
3126b651796SEtienne Carriere 		.secure = (_sec),				\
3136b651796SEtienne Carriere 		.sel = _UNKNOWN_SEL,				\
3146b651796SEtienne Carriere 		.fixed = (_parent),				\
3156b651796SEtienne Carriere 	}
3166b651796SEtienne Carriere 
3176b651796SEtienne Carriere #define _CLK_PARENT(idx, _offset, _src, _mask, _parent)		\
3186b651796SEtienne Carriere 	[(idx)] = {						\
3196b651796SEtienne Carriere 		.offset = (_offset),				\
3206b651796SEtienne Carriere 		.src = (_src),					\
3216b651796SEtienne Carriere 		.msk = (_mask),					\
3226b651796SEtienne Carriere 		.parent = (_parent),				\
3236b651796SEtienne Carriere 		.nb_parent = ARRAY_SIZE(_parent)		\
3246b651796SEtienne Carriere 	}
3256b651796SEtienne Carriere 
3266b651796SEtienne Carriere #define _CLK_PLL(_idx, _type, _off1, _off2, _off3, _off4,	\
3276b651796SEtienne Carriere 		 _off5, _off6, _p1, _p2, _p3, _p4)		\
3286b651796SEtienne Carriere 	[(_idx)] = {						\
3296b651796SEtienne Carriere 		.plltype = (_type),				\
3306b651796SEtienne Carriere 		.rckxselr = (_off1),				\
3316b651796SEtienne Carriere 		.pllxcfgr1 = (_off2),				\
3326b651796SEtienne Carriere 		.pllxcfgr2 = (_off3),				\
3336b651796SEtienne Carriere 		.pllxfracr = (_off4),				\
3346b651796SEtienne Carriere 		.pllxcr = (_off5),				\
3356b651796SEtienne Carriere 		.pllxcsgr = (_off6),				\
3366b651796SEtienne Carriere 		.refclk[0] = (_p1),				\
3376b651796SEtienne Carriere 		.refclk[1] = (_p2),				\
3386b651796SEtienne Carriere 		.refclk[2] = (_p3),				\
3396b651796SEtienne Carriere 		.refclk[3] = (_p4),				\
3406b651796SEtienne Carriere 	}
3416b651796SEtienne Carriere 
3426b651796SEtienne Carriere #define NB_GATES	ARRAY_SIZE(stm32mp1_clk_gate)
3436b651796SEtienne Carriere 
3446b651796SEtienne Carriere static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = {
3456b651796SEtienne Carriere 	_CLK_FIXED(SEC, RCC_DDRITFCR, 0, DDRC1, _ACLK),
3466b651796SEtienne Carriere 	_CLK_FIXED(SEC, RCC_DDRITFCR, 1, DDRC1LP, _ACLK),
3476b651796SEtienne Carriere 	_CLK_FIXED(SEC, RCC_DDRITFCR, 2, DDRC2, _ACLK),
3486b651796SEtienne Carriere 	_CLK_FIXED(SEC, RCC_DDRITFCR, 3, DDRC2LP, _ACLK),
3496b651796SEtienne Carriere 	_CLK_FIXED(SEC, RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R),
3506b651796SEtienne Carriere 	_CLK_FIXED(SEC, RCC_DDRITFCR, 5, DDRPHYCLP, _PLL2_R),
3516b651796SEtienne Carriere 	_CLK_FIXED(SEC, RCC_DDRITFCR, 6, DDRCAPB, _PCLK4),
3526b651796SEtienne Carriere 	_CLK_FIXED(SEC, RCC_DDRITFCR, 7, DDRCAPBLP, _PCLK4),
3536b651796SEtienne Carriere 	_CLK_FIXED(SEC, RCC_DDRITFCR, 8, AXIDCG, _ACLK),
3546b651796SEtienne Carriere 	_CLK_FIXED(SEC, RCC_DDRITFCR, 9, DDRPHYCAPB, _PCLK4),
3556b651796SEtienne Carriere 	_CLK_FIXED(SEC, RCC_DDRITFCR, 10, DDRPHYCAPBLP, _PCLK4),
3566b651796SEtienne Carriere 
3576b651796SEtienne Carriere 	_CLK_SC2_SELEC(SEC, RCC_MP_APB5ENSETR, SPI6EN, SPI6_K, _SPI6_SEL),
3586b651796SEtienne Carriere 	_CLK_SC2_SELEC(SEC, RCC_MP_APB5ENSETR, I2C4EN, I2C4_K, _I2C46_SEL),
3596b651796SEtienne Carriere 	_CLK_SC2_SELEC(SEC, RCC_MP_APB5ENSETR, I2C6EN, I2C6_K, _I2C46_SEL),
3606b651796SEtienne Carriere 	_CLK_SC2_SELEC(SEC, RCC_MP_APB5ENSETR, USART1EN, USART1_K, _USART1_SEL),
3616b651796SEtienne Carriere 	_CLK_SC2_FIXED(SEC, RCC_MP_APB5ENSETR, RTCAPBEN, RTCAPB, _PCLK5),
3626b651796SEtienne Carriere 	_CLK_SC2_FIXED(SEC, RCC_MP_APB5ENSETR, TZC1EN, TZC1, _PCLK5),
3636b651796SEtienne Carriere 	_CLK_SC2_FIXED(SEC, RCC_MP_APB5ENSETR, TZC2EN, TZC2, _PCLK5),
3646b651796SEtienne Carriere 	_CLK_SC2_FIXED(SEC, RCC_MP_APB5ENSETR, TZPCEN, TZPC, _PCLK5),
3656b651796SEtienne Carriere 	_CLK_SC2_FIXED(SEC, RCC_MP_APB5ENSETR, IWDG1APBEN, IWDG1, _PCLK5),
3666b651796SEtienne Carriere 	_CLK_SC2_FIXED(SEC, RCC_MP_APB5ENSETR, BSECEN, BSEC, _PCLK5),
3676b651796SEtienne Carriere 	_CLK_SC2_SELEC(SEC, RCC_MP_APB5ENSETR, STGENEN, STGEN_K, _STGEN_SEL),
3686b651796SEtienne Carriere 
3696b651796SEtienne Carriere 	_CLK_SC2_FIXED(SEC, RCC_MP_AHB5ENSETR, GPIOZEN, GPIOZ, _HCLK5),
3706b651796SEtienne Carriere 	_CLK_SC2_FIXED(SEC, RCC_MP_AHB5ENSETR, CRYP1EN, CRYP1, _HCLK5),
3716b651796SEtienne Carriere 	_CLK_SC2_FIXED(SEC, RCC_MP_AHB5ENSETR, HASH1EN, HASH1, _HCLK5),
3726b651796SEtienne Carriere 	_CLK_SC2_SELEC(SEC, RCC_MP_AHB5ENSETR, RNG1EN, RNG1_K, _RNG1_SEL),
3733e3bea3dSEtienne Carriere 	_CLK_SC2_FIXED(SEC, RCC_MP_AHB5ENSETR, BKPSRAMEN, BKPSRAM, _HCLK5),
3746b651796SEtienne Carriere 
3756b651796SEtienne Carriere 	_CLK_SC2_FIXED(SEC, RCC_MP_TZAHB6ENSETR, MDMA, MDMA, _HCLK6),
3766b651796SEtienne Carriere 
3776b651796SEtienne Carriere 	_CLK_SELEC(SEC, RCC_BDCR, RCC_BDCR_RTCCKEN_POS, RTC, _RTC_SEL),
3786b651796SEtienne Carriere 
3796b651796SEtienne Carriere 	/* Non-secure clocks */
380*a3009556SMichael Scott #ifdef CFG_WITH_NSEC_I2CS
381*a3009556SMichael Scott 	_CLK_SC2_SELEC(N_S, RCC_MP_APB1ENSETR, I2C5EN, I2C5_K, _I2C35_SEL),
382*a3009556SMichael Scott #endif
383*a3009556SMichael Scott 
3846b651796SEtienne Carriere #ifdef CFG_WITH_NSEC_GPIOS
3856b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_ID),
3866b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_ID),
3876b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_ID),
3886b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_ID),
3896b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_ID),
3906b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_ID),
3916b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_ID),
3926b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_ID),
3936b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_ID),
3946b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_ID),
3956b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_ID),
3966b651796SEtienne Carriere #endif
3976b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_APB1ENSETR, 6, TIM12_K, _PCLK1),
3986b651796SEtienne Carriere #ifdef CFG_WITH_NSEC_UARTS
3996b651796SEtienne Carriere 	_CLK_SC_SELEC(N_S, RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL),
4006b651796SEtienne Carriere 	_CLK_SC_SELEC(N_S, RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL),
4016b651796SEtienne Carriere 	_CLK_SC_SELEC(N_S, RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL),
4026b651796SEtienne Carriere 	_CLK_SC_SELEC(N_S, RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL),
4036b651796SEtienne Carriere 	_CLK_SC_SELEC(N_S, RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL),
4046b651796SEtienne Carriere 	_CLK_SC_SELEC(N_S, RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL),
4056b651796SEtienne Carriere #endif
4066b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_APB2ENSETR, 2, TIM15_K, _PCLK2),
4076b651796SEtienne Carriere #ifdef CFG_WITH_NSEC_UARTS
4086b651796SEtienne Carriere 	_CLK_SC_SELEC(N_S, RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL),
4096b651796SEtienne Carriere #endif
4106b651796SEtienne Carriere 	_CLK_SC_FIXED(N_S, RCC_MP_APB3ENSETR, 11, SYSCFG, _UNKNOWN_ID),
4116b651796SEtienne Carriere 	_CLK_SC_SELEC(N_S, RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL),
4126b651796SEtienne Carriere 	_CLK_SC_SELEC(N_S, RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL),
4136b651796SEtienne Carriere 
4146b651796SEtienne Carriere 	_CLK_SELEC(N_S, RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL),
4156b651796SEtienne Carriere };
4166b651796SEtienne Carriere DECLARE_KEEP_PAGER(stm32mp1_clk_gate);
4176b651796SEtienne Carriere 
4186b651796SEtienne Carriere const uint8_t stm32mp1_clk_on[] = {
4196b651796SEtienne Carriere 	CK_HSE, CK_CSI, CK_LSI, CK_LSE, CK_HSI, CK_HSE_DIV2,
4206b651796SEtienne Carriere 	PLL1_P, PLL1_Q, PLL1_R, PLL2_P, PLL2_Q, PLL2_R, PLL3_P, PLL3_Q, PLL3_R,
4216b651796SEtienne Carriere 	CK_AXI, CK_MPU, CK_MCU,
4226b651796SEtienne Carriere };
4236b651796SEtienne Carriere 
4246b651796SEtienne Carriere /* Parents for secure aware clocks in the xxxSELR value ordering */
4256b651796SEtienne Carriere static const uint8_t stgen_parents[] = {
4266b651796SEtienne Carriere 	_HSI_KER, _HSE_KER
4276b651796SEtienne Carriere };
4286b651796SEtienne Carriere 
429*a3009556SMichael Scott #ifdef CFG_WITH_NSEC_I2CS
430*a3009556SMichael Scott static const uint8_t i2c35_parents[] = {
431*a3009556SMichael Scott 	_PCLK1, _PLL4_R, _HSI_KER, _CSI_KER
432*a3009556SMichael Scott };
433*a3009556SMichael Scott #endif
434*a3009556SMichael Scott 
4356b651796SEtienne Carriere static const uint8_t i2c46_parents[] = {
4366b651796SEtienne Carriere 	_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER
4376b651796SEtienne Carriere };
4386b651796SEtienne Carriere 
4396b651796SEtienne Carriere static const uint8_t spi6_parents[] = {
4406b651796SEtienne Carriere 	_PCLK5, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER, _PLL3_Q
4416b651796SEtienne Carriere };
4426b651796SEtienne Carriere 
4436b651796SEtienne Carriere static const uint8_t usart1_parents[] = {
4446b651796SEtienne Carriere 	_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER, _PLL4_Q, _HSE_KER
4456b651796SEtienne Carriere };
4466b651796SEtienne Carriere 
4476b651796SEtienne Carriere static const uint8_t rng1_parents[] = {
4486b651796SEtienne Carriere 	_CSI, _PLL4_R, _LSE, _LSI
4496b651796SEtienne Carriere };
4506b651796SEtienne Carriere 
45162bb2715SEtienne Carriere static const uint8_t mpu_parents[] = {
45262bb2715SEtienne Carriere 	_HSI, _HSE, _PLL1_P, _PLL1_P /* specific div */
45362bb2715SEtienne Carriere };
45462bb2715SEtienne Carriere 
4556b651796SEtienne Carriere /* Parents for (some) non-secure clocks */
4566b651796SEtienne Carriere #ifdef CFG_WITH_NSEC_UARTS
4576b651796SEtienne Carriere static const uint8_t uart6_parents[] = {
4586b651796SEtienne Carriere 	_PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
4596b651796SEtienne Carriere };
4606b651796SEtienne Carriere 
4616b651796SEtienne Carriere static const uint8_t uart234578_parents[] = {
4626b651796SEtienne Carriere 	_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
4636b651796SEtienne Carriere };
4646b651796SEtienne Carriere #endif
4656b651796SEtienne Carriere 
4666b651796SEtienne Carriere static const uint8_t axiss_parents[] = {
4676b651796SEtienne Carriere 	_HSI, _HSE, _PLL2_P
4686b651796SEtienne Carriere };
4696b651796SEtienne Carriere 
4706b651796SEtienne Carriere static const uint8_t mcuss_parents[] = {
4716b651796SEtienne Carriere 	_HSI, _HSE, _CSI, _PLL3_P
4726b651796SEtienne Carriere };
4736b651796SEtienne Carriere 
4746b651796SEtienne Carriere static const uint8_t rtc_parents[] = {
47562bb2715SEtienne Carriere 	_UNKNOWN_ID, _LSE, _LSI, _HSE_RTC
4766b651796SEtienne Carriere };
4776b651796SEtienne Carriere 
4786b651796SEtienne Carriere static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = {
4796b651796SEtienne Carriere 	/* Secure aware clocks */
4806b651796SEtienne Carriere 	_CLK_PARENT(_STGEN_SEL, RCC_STGENCKSELR, 0, 0x3, stgen_parents),
4816b651796SEtienne Carriere 	_CLK_PARENT(_I2C46_SEL, RCC_I2C46CKSELR, 0, 0x7, i2c46_parents),
4826b651796SEtienne Carriere 	_CLK_PARENT(_SPI6_SEL, RCC_SPI6CKSELR, 0, 0x7, spi6_parents),
4836b651796SEtienne Carriere 	_CLK_PARENT(_USART1_SEL, RCC_UART1CKSELR, 0, 0x7, usart1_parents),
4846b651796SEtienne Carriere 	_CLK_PARENT(_RNG1_SEL, RCC_RNG1CKSELR, 0, 0x3, rng1_parents),
48562bb2715SEtienne Carriere 	_CLK_PARENT(_RTC_SEL, RCC_BDCR, 16, 0x3, rtc_parents),
48662bb2715SEtienne Carriere 	_CLK_PARENT(_MPU_SEL, RCC_MPCKSELR, 0, 0x3, mpu_parents),
4876b651796SEtienne Carriere 	/* Always non-secure clocks (maybe used in some way in secure world) */
488*a3009556SMichael Scott #ifdef CFG_WITH_NSEC_I2CS
489*a3009556SMichael Scott 	_CLK_PARENT(_I2C35_SEL, RCC_I2C35CKSELR, 0, 0x7, i2c35_parents),
490*a3009556SMichael Scott #endif
4916b651796SEtienne Carriere #ifdef CFG_WITH_NSEC_UARTS
4926b651796SEtienne Carriere 	_CLK_PARENT(_UART6_SEL, RCC_UART6CKSELR, 0, 0x7, uart6_parents),
4936b651796SEtienne Carriere 	_CLK_PARENT(_UART24_SEL, RCC_UART24CKSELR, 0, 0x7, uart234578_parents),
4946b651796SEtienne Carriere 	_CLK_PARENT(_UART35_SEL, RCC_UART35CKSELR, 0, 0x7, uart234578_parents),
4956b651796SEtienne Carriere 	_CLK_PARENT(_UART78_SEL, RCC_UART78CKSELR, 0, 0x7, uart234578_parents),
4966b651796SEtienne Carriere #endif
4976b651796SEtienne Carriere 	_CLK_PARENT(_AXISS_SEL, RCC_ASSCKSELR, 0, 0x3, axiss_parents),
4986b651796SEtienne Carriere 	_CLK_PARENT(_MCUSS_SEL, RCC_MSSCKSELR, 0, 0x3, mcuss_parents),
4996b651796SEtienne Carriere };
5006b651796SEtienne Carriere 
5016b651796SEtienne Carriere /* PLLNCFGR2 register divider by output */
5026b651796SEtienne Carriere static const uint8_t pllncfgr2[_DIV_NB] = {
5036b651796SEtienne Carriere 	[_DIV_P] = RCC_PLLNCFGR2_DIVP_SHIFT,
5046b651796SEtienne Carriere 	[_DIV_Q] = RCC_PLLNCFGR2_DIVQ_SHIFT,
5056b651796SEtienne Carriere 	[_DIV_R] = RCC_PLLNCFGR2_DIVR_SHIFT,
5066b651796SEtienne Carriere };
5076b651796SEtienne Carriere 
5086b651796SEtienne Carriere static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = {
5096b651796SEtienne Carriere 	_CLK_PLL(_PLL1, PLL_1600,
5106b651796SEtienne Carriere 		 RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2,
5116b651796SEtienne Carriere 		 RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR,
512bb73802dSEtienne Carriere 		 OSC_HSI, OSC_HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
5136b651796SEtienne Carriere 	_CLK_PLL(_PLL2, PLL_1600,
5146b651796SEtienne Carriere 		 RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2,
5156b651796SEtienne Carriere 		 RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR,
516bb73802dSEtienne Carriere 		 OSC_HSI, OSC_HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
5176b651796SEtienne Carriere 	_CLK_PLL(_PLL3, PLL_800,
5186b651796SEtienne Carriere 		 RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2,
5196b651796SEtienne Carriere 		 RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR,
520bb73802dSEtienne Carriere 		 OSC_HSI, OSC_HSE, OSC_CSI, _UNKNOWN_OSC_ID),
5216b651796SEtienne Carriere 	_CLK_PLL(_PLL4, PLL_800,
5226b651796SEtienne Carriere 		 RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2,
5236b651796SEtienne Carriere 		 RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR,
524bb73802dSEtienne Carriere 		 OSC_HSI, OSC_HSE, OSC_CSI, OSC_I2S_CKIN),
5256b651796SEtienne Carriere };
5266b651796SEtienne Carriere 
5276b651796SEtienne Carriere /* Prescaler table lookups for clock computation */
5286b651796SEtienne Carriere /* div = /1 /2 /4 /8 / 16 /64 /128 /512 */
5296b651796SEtienne Carriere static const uint8_t stm32mp1_mcu_div[16] = {
5306b651796SEtienne Carriere 	0, 1, 2, 3, 4, 6, 7, 8, 9, 9, 9, 9, 9, 9, 9, 9
5316b651796SEtienne Carriere };
5326b651796SEtienne Carriere 
5336b651796SEtienne Carriere /* div = /1 /2 /4 /8 /16 : same divider for PMU and APBX */
5346b651796SEtienne Carriere #define stm32mp1_mpu_div	stm32mp1_mpu_apbx_div
5356b651796SEtienne Carriere #define stm32mp1_apbx_div	stm32mp1_mpu_apbx_div
5366b651796SEtienne Carriere static const uint8_t stm32mp1_mpu_apbx_div[8] = {
5376b651796SEtienne Carriere 	0, 1, 2, 3, 4, 4, 4, 4
5386b651796SEtienne Carriere };
5396b651796SEtienne Carriere 
5406b651796SEtienne Carriere /* div = /1 /2 /3 /4 */
5416b651796SEtienne Carriere static const uint8_t stm32mp1_axi_div[8] = {
5426b651796SEtienne Carriere 	1, 2, 3, 4, 4, 4, 4, 4
5436b651796SEtienne Carriere };
5446b651796SEtienne Carriere 
5456b651796SEtienne Carriere static const char __maybe_unused *const stm32mp1_clk_parent_name[_PARENT_NB] = {
5466b651796SEtienne Carriere 	[_HSI] = "HSI",
5476b651796SEtienne Carriere 	[_HSE] = "HSE",
5486b651796SEtienne Carriere 	[_CSI] = "CSI",
5496b651796SEtienne Carriere 	[_LSI] = "LSI",
5506b651796SEtienne Carriere 	[_LSE] = "LSE",
5516b651796SEtienne Carriere 	[_I2S_CKIN] = "I2S_CKIN",
5526b651796SEtienne Carriere 	[_HSI_KER] = "HSI_KER",
5536b651796SEtienne Carriere 	[_HSE_KER] = "HSE_KER",
5546b651796SEtienne Carriere 	[_HSE_KER_DIV2] = "HSE_KER_DIV2",
55562bb2715SEtienne Carriere 	[_HSE_RTC] = "HSE_RTC",
5566b651796SEtienne Carriere 	[_CSI_KER] = "CSI_KER",
5576b651796SEtienne Carriere 	[_PLL1_P] = "PLL1_P",
5586b651796SEtienne Carriere 	[_PLL1_Q] = "PLL1_Q",
5596b651796SEtienne Carriere 	[_PLL1_R] = "PLL1_R",
5606b651796SEtienne Carriere 	[_PLL2_P] = "PLL2_P",
5616b651796SEtienne Carriere 	[_PLL2_Q] = "PLL2_Q",
5626b651796SEtienne Carriere 	[_PLL2_R] = "PLL2_R",
5636b651796SEtienne Carriere 	[_PLL3_P] = "PLL3_P",
5646b651796SEtienne Carriere 	[_PLL3_Q] = "PLL3_Q",
5656b651796SEtienne Carriere 	[_PLL3_R] = "PLL3_R",
5666b651796SEtienne Carriere 	[_PLL4_P] = "PLL4_P",
5676b651796SEtienne Carriere 	[_PLL4_Q] = "PLL4_Q",
5686b651796SEtienne Carriere 	[_PLL4_R] = "PLL4_R",
5696b651796SEtienne Carriere 	[_ACLK] = "ACLK",
5706b651796SEtienne Carriere 	[_PCLK1] = "PCLK1",
5716b651796SEtienne Carriere 	[_PCLK2] = "PCLK2",
5726b651796SEtienne Carriere 	[_PCLK3] = "PCLK3",
5736b651796SEtienne Carriere 	[_PCLK4] = "PCLK4",
5746b651796SEtienne Carriere 	[_PCLK5] = "PCLK5",
575af73626dSEtienne Carriere 	[_HCLK2] = "HCLK2",
5766b651796SEtienne Carriere 	[_HCLK5] = "HCLK5",
5776b651796SEtienne Carriere 	[_HCLK6] = "HCLK6",
5786b651796SEtienne Carriere 	[_CK_PER] = "CK_PER",
5796b651796SEtienne Carriere 	[_CK_MPU] = "CK_MPU",
5806b651796SEtienne Carriere 	[_CK_MCU] = "CK_MCU",
5816b651796SEtienne Carriere 	[_USB_PHY_48] = "USB_PHY_48",
5826b651796SEtienne Carriere };
5836b651796SEtienne Carriere 
5846b651796SEtienne Carriere /*
5856b651796SEtienne Carriere  * Oscillator frequency in Hz. This array shall be initialized
5866b651796SEtienne Carriere  * according to platform.
5876b651796SEtienne Carriere  */
5886b651796SEtienne Carriere static unsigned long stm32mp1_osc[NB_OSC];
5896b651796SEtienne Carriere 
5906b651796SEtienne Carriere static unsigned long osc_frequency(enum stm32mp_osc_id idx)
5916b651796SEtienne Carriere {
5926b651796SEtienne Carriere 	if (idx >= ARRAY_SIZE(stm32mp1_osc)) {
5936b651796SEtienne Carriere 		DMSG("clk id %d not found", idx);
5946b651796SEtienne Carriere 		return 0;
5956b651796SEtienne Carriere 	}
5966b651796SEtienne Carriere 
5976b651796SEtienne Carriere 	return stm32mp1_osc[idx];
5986b651796SEtienne Carriere }
5996b651796SEtienne Carriere 
6006b651796SEtienne Carriere static const struct stm32mp1_clk_gate *gate_ref(unsigned int idx)
6016b651796SEtienne Carriere {
6026b651796SEtienne Carriere 	return &stm32mp1_clk_gate[idx];
6036b651796SEtienne Carriere }
6046b651796SEtienne Carriere 
6056b651796SEtienne Carriere static const struct stm32mp1_clk_sel *clk_sel_ref(unsigned int idx)
6066b651796SEtienne Carriere {
6076b651796SEtienne Carriere 	return &stm32mp1_clk_sel[idx];
6086b651796SEtienne Carriere }
6096b651796SEtienne Carriere 
6106b651796SEtienne Carriere static const struct stm32mp1_clk_pll *pll_ref(unsigned int idx)
6116b651796SEtienne Carriere {
6126b651796SEtienne Carriere 	return &stm32mp1_clk_pll[idx];
6136b651796SEtienne Carriere }
6146b651796SEtienne Carriere 
6156b651796SEtienne Carriere static int stm32mp1_clk_get_gated_id(unsigned long id)
6166b651796SEtienne Carriere {
6176b651796SEtienne Carriere 	unsigned int i = 0;
6186b651796SEtienne Carriere 
6196b651796SEtienne Carriere 	for (i = 0; i < NB_GATES; i++)
6206b651796SEtienne Carriere 		if (gate_ref(i)->clock_id == id)
6216b651796SEtienne Carriere 			return i;
6226b651796SEtienne Carriere 
6236b651796SEtienne Carriere 	DMSG("clk id %lu not found", id);
6246b651796SEtienne Carriere 	return -1;
6256b651796SEtienne Carriere }
6266b651796SEtienne Carriere 
6276b651796SEtienne Carriere static enum stm32mp1_parent_sel stm32mp1_clk_get_sel(int i)
6286b651796SEtienne Carriere {
6296b651796SEtienne Carriere 	return (enum stm32mp1_parent_sel)gate_ref(i)->sel;
6306b651796SEtienne Carriere }
6316b651796SEtienne Carriere 
6326b651796SEtienne Carriere static enum stm32mp1_parent_id stm32mp1_clk_get_fixed_parent(int i)
6336b651796SEtienne Carriere {
6346b651796SEtienne Carriere 	return (enum stm32mp1_parent_id)gate_ref(i)->fixed;
6356b651796SEtienne Carriere }
6366b651796SEtienne Carriere 
6376b651796SEtienne Carriere static int stm32mp1_clk_get_parent(unsigned long id)
6386b651796SEtienne Carriere {
6396b651796SEtienne Carriere 	const struct stm32mp1_clk_sel *sel = NULL;
6406b651796SEtienne Carriere 	enum stm32mp1_parent_id parent_id = 0;
6416b651796SEtienne Carriere 	uint32_t p_sel = 0;
6426b651796SEtienne Carriere 	int i = 0;
6436b651796SEtienne Carriere 	enum stm32mp1_parent_id p = _UNKNOWN_ID;
6446b651796SEtienne Carriere 	enum stm32mp1_parent_sel s = _UNKNOWN_SEL;
6456b651796SEtienne Carriere 	vaddr_t rcc_base = stm32_rcc_base();
6466b651796SEtienne Carriere 
6476b651796SEtienne Carriere 	parent_id = clock_id2parent_id(id);
6486b651796SEtienne Carriere 	if (parent_id != _UNKNOWN_ID)
6496b651796SEtienne Carriere 		return (int)parent_id;
6506b651796SEtienne Carriere 
6516b651796SEtienne Carriere 	i = stm32mp1_clk_get_gated_id(id);
6526b651796SEtienne Carriere 	if (i < 0)
6536b651796SEtienne Carriere 		panic();
6546b651796SEtienne Carriere 
6556b651796SEtienne Carriere 	p = stm32mp1_clk_get_fixed_parent(i);
6566b651796SEtienne Carriere 	if (p < _PARENT_NB)
6576b651796SEtienne Carriere 		return (int)p;
6586b651796SEtienne Carriere 
6596b651796SEtienne Carriere 	s = stm32mp1_clk_get_sel(i);
6606b651796SEtienne Carriere 	if (s == _UNKNOWN_SEL)
6616b651796SEtienne Carriere 		return -1;
6626b651796SEtienne Carriere 	if (s >= _PARENT_SEL_NB)
6636b651796SEtienne Carriere 		panic();
6646b651796SEtienne Carriere 
6656b651796SEtienne Carriere 	sel = clk_sel_ref(s);
6666b651796SEtienne Carriere 	p_sel = (io_read32(rcc_base + sel->offset) >> sel->src) & sel->msk;
6676b651796SEtienne Carriere 	if (p_sel < sel->nb_parent)
6686b651796SEtienne Carriere 		return (int)sel->parent[p_sel];
6696b651796SEtienne Carriere 
6706b651796SEtienne Carriere 	DMSG("No parent selected for clk %lu", id);
6716b651796SEtienne Carriere 	return -1;
6726b651796SEtienne Carriere }
6736b651796SEtienne Carriere 
6746b651796SEtienne Carriere static unsigned long stm32mp1_pll_get_fref(const struct stm32mp1_clk_pll *pll)
6756b651796SEtienne Carriere {
6766b651796SEtienne Carriere 	uint32_t selr = io_read32(stm32_rcc_base() + pll->rckxselr);
6776b651796SEtienne Carriere 	uint32_t src = selr & RCC_SELR_REFCLK_SRC_MASK;
6786b651796SEtienne Carriere 
6796b651796SEtienne Carriere 	return osc_frequency(pll->refclk[src]);
6806b651796SEtienne Carriere }
6816b651796SEtienne Carriere 
6826b651796SEtienne Carriere /*
6836b651796SEtienne Carriere  * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL
6846b651796SEtienne Carriere  * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1)
6856b651796SEtienne Carriere  * - PLL3 & PLL4 => return VCO     with Fpll_y_ck = FVCO / (DIVy + 1)
6866b651796SEtienne Carriere  * => in all cases Fpll_y_ck = pll_get_fvco() / (DIVy + 1)
6876b651796SEtienne Carriere  */
6886b651796SEtienne Carriere static unsigned long stm32mp1_pll_get_fvco(const struct stm32mp1_clk_pll *pll)
6896b651796SEtienne Carriere {
6906b651796SEtienne Carriere 	unsigned long refclk = 0;
6916b651796SEtienne Carriere 	unsigned long fvco = 0;
6926b651796SEtienne Carriere 	uint32_t cfgr1 = 0;
6936b651796SEtienne Carriere 	uint32_t fracr = 0;
6946b651796SEtienne Carriere 	uint32_t divm = 0;
6956b651796SEtienne Carriere 	uint32_t divn = 0;
6966b651796SEtienne Carriere 
6976b651796SEtienne Carriere 	cfgr1 = io_read32(stm32_rcc_base() + pll->pllxcfgr1);
6986b651796SEtienne Carriere 	fracr = io_read32(stm32_rcc_base() + pll->pllxfracr);
6996b651796SEtienne Carriere 
7006b651796SEtienne Carriere 	divm = (cfgr1 & RCC_PLLNCFGR1_DIVM_MASK) >> RCC_PLLNCFGR1_DIVM_SHIFT;
7016b651796SEtienne Carriere 	divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK;
7026b651796SEtienne Carriere 
7036b651796SEtienne Carriere 	refclk = stm32mp1_pll_get_fref(pll);
7046b651796SEtienne Carriere 
7056b651796SEtienne Carriere 	/*
7066b651796SEtienne Carriere 	 * With FRACV :
7076b651796SEtienne Carriere 	 *   Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1)
7086b651796SEtienne Carriere 	 * Without FRACV
7096b651796SEtienne Carriere 	 *   Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1)
7106b651796SEtienne Carriere 	 */
7116b651796SEtienne Carriere 	if (fracr & RCC_PLLNFRACR_FRACLE) {
7126b651796SEtienne Carriere 		unsigned long long numerator = 0;
7136b651796SEtienne Carriere 		unsigned long long denominator = 0;
7146b651796SEtienne Carriere 		uint32_t fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK) >>
7156b651796SEtienne Carriere 				 RCC_PLLNFRACR_FRACV_SHIFT;
7166b651796SEtienne Carriere 
7176b651796SEtienne Carriere 		numerator = (((unsigned long long)divn + 1U) << 13) + fracv;
7186b651796SEtienne Carriere 		numerator = refclk * numerator;
7196b651796SEtienne Carriere 		denominator = ((unsigned long long)divm + 1U) << 13;
7206b651796SEtienne Carriere 		fvco = (unsigned long)(numerator / denominator);
7216b651796SEtienne Carriere 	} else {
7226b651796SEtienne Carriere 		fvco = (unsigned long)(refclk * (divn + 1U) / (divm + 1U));
7236b651796SEtienne Carriere 	}
7246b651796SEtienne Carriere 
7256b651796SEtienne Carriere 	return fvco;
7266b651796SEtienne Carriere }
7276b651796SEtienne Carriere 
7286b651796SEtienne Carriere static unsigned long stm32mp1_read_pll_freq(enum stm32mp1_pll_id pll_id,
7296b651796SEtienne Carriere 					    enum stm32mp1_div_id div_id)
7306b651796SEtienne Carriere {
7316b651796SEtienne Carriere 	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
7326b651796SEtienne Carriere 	unsigned long dfout = 0;
7336b651796SEtienne Carriere 	uint32_t cfgr2 = 0;
7346b651796SEtienne Carriere 	uint32_t divy = 0;
7356b651796SEtienne Carriere 
7366b651796SEtienne Carriere 	if (div_id >= _DIV_NB)
7376b651796SEtienne Carriere 		return 0;
7386b651796SEtienne Carriere 
7396b651796SEtienne Carriere 	cfgr2 = io_read32(stm32_rcc_base() + pll->pllxcfgr2);
7406b651796SEtienne Carriere 	divy = (cfgr2 >> pllncfgr2[div_id]) & RCC_PLLNCFGR2_DIVX_MASK;
7416b651796SEtienne Carriere 
7426b651796SEtienne Carriere 	dfout = stm32mp1_pll_get_fvco(pll) / (divy + 1U);
7436b651796SEtienne Carriere 
7446b651796SEtienne Carriere 	return dfout;
7456b651796SEtienne Carriere }
7466b651796SEtienne Carriere 
747bb73802dSEtienne Carriere static unsigned long get_clock_rate(enum stm32mp1_parent_id p)
7486b651796SEtienne Carriere {
7496b651796SEtienne Carriere 	uint32_t reg = 0;
7506b651796SEtienne Carriere 	unsigned long clock = 0;
7516b651796SEtienne Carriere 	vaddr_t rcc_base = stm32_rcc_base();
7526b651796SEtienne Carriere 
7536b651796SEtienne Carriere 	switch (p) {
7546b651796SEtienne Carriere 	case _CK_MPU:
7556b651796SEtienne Carriere 	/* MPU sub system */
7566b651796SEtienne Carriere 		reg = io_read32(rcc_base + RCC_MPCKSELR);
7576b651796SEtienne Carriere 		switch (reg & RCC_SELR_SRC_MASK) {
7586b651796SEtienne Carriere 		case RCC_MPCKSELR_HSI:
759bb73802dSEtienne Carriere 			clock = osc_frequency(OSC_HSI);
7606b651796SEtienne Carriere 			break;
7616b651796SEtienne Carriere 		case RCC_MPCKSELR_HSE:
762bb73802dSEtienne Carriere 			clock = osc_frequency(OSC_HSE);
7636b651796SEtienne Carriere 			break;
7646b651796SEtienne Carriere 		case RCC_MPCKSELR_PLL:
7656b651796SEtienne Carriere 			clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
7666b651796SEtienne Carriere 			break;
7676b651796SEtienne Carriere 		case RCC_MPCKSELR_PLL_MPUDIV:
7686b651796SEtienne Carriere 			reg = io_read32(rcc_base + RCC_MPCKDIVR);
7696b651796SEtienne Carriere 			if (reg & RCC_MPUDIV_MASK)
7706b651796SEtienne Carriere 				clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P) >>
7716b651796SEtienne Carriere 					stm32mp1_mpu_div[reg & RCC_MPUDIV_MASK];
7726b651796SEtienne Carriere 			else
7736b651796SEtienne Carriere 				clock = 0;
7746b651796SEtienne Carriere 			break;
7756b651796SEtienne Carriere 		default:
7766b651796SEtienne Carriere 			break;
7776b651796SEtienne Carriere 		}
7786b651796SEtienne Carriere 		break;
7796b651796SEtienne Carriere 	/* AXI sub system */
7806b651796SEtienne Carriere 	case _ACLK:
7816b651796SEtienne Carriere 	case _HCLK2:
7826b651796SEtienne Carriere 	case _HCLK5:
7836b651796SEtienne Carriere 	case _HCLK6:
7846b651796SEtienne Carriere 	case _PCLK4:
7856b651796SEtienne Carriere 	case _PCLK5:
7866b651796SEtienne Carriere 		reg = io_read32(rcc_base + RCC_ASSCKSELR);
7876b651796SEtienne Carriere 		switch (reg & RCC_SELR_SRC_MASK) {
7886b651796SEtienne Carriere 		case RCC_ASSCKSELR_HSI:
789bb73802dSEtienne Carriere 			clock = osc_frequency(OSC_HSI);
7906b651796SEtienne Carriere 			break;
7916b651796SEtienne Carriere 		case RCC_ASSCKSELR_HSE:
792bb73802dSEtienne Carriere 			clock = osc_frequency(OSC_HSE);
7936b651796SEtienne Carriere 			break;
7946b651796SEtienne Carriere 		case RCC_ASSCKSELR_PLL:
7956b651796SEtienne Carriere 			clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
7966b651796SEtienne Carriere 			break;
7976b651796SEtienne Carriere 		default:
7986b651796SEtienne Carriere 			break;
7996b651796SEtienne Carriere 		}
8006b651796SEtienne Carriere 
8016b651796SEtienne Carriere 		/* System clock divider */
8026b651796SEtienne Carriere 		reg = io_read32(rcc_base + RCC_AXIDIVR);
8036b651796SEtienne Carriere 		clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK];
8046b651796SEtienne Carriere 
8056b651796SEtienne Carriere 		switch (p) {
8066b651796SEtienne Carriere 		case _PCLK4:
8076b651796SEtienne Carriere 			reg = io_read32(rcc_base + RCC_APB4DIVR);
8086b651796SEtienne Carriere 			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
8096b651796SEtienne Carriere 			break;
8106b651796SEtienne Carriere 		case _PCLK5:
8116b651796SEtienne Carriere 			reg = io_read32(rcc_base + RCC_APB5DIVR);
8126b651796SEtienne Carriere 			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
8136b651796SEtienne Carriere 			break;
8146b651796SEtienne Carriere 		default:
8156b651796SEtienne Carriere 			break;
8166b651796SEtienne Carriere 		}
8176b651796SEtienne Carriere 		break;
8186b651796SEtienne Carriere 	/* MCU sub system */
8196b651796SEtienne Carriere 	case _CK_MCU:
8206b651796SEtienne Carriere 	case _PCLK1:
8216b651796SEtienne Carriere 	case _PCLK2:
8226b651796SEtienne Carriere 	case _PCLK3:
8236b651796SEtienne Carriere 		reg = io_read32(rcc_base + RCC_MSSCKSELR);
8246b651796SEtienne Carriere 		switch (reg & RCC_SELR_SRC_MASK) {
8256b651796SEtienne Carriere 		case RCC_MSSCKSELR_HSI:
826bb73802dSEtienne Carriere 			clock = osc_frequency(OSC_HSI);
8276b651796SEtienne Carriere 			break;
8286b651796SEtienne Carriere 		case RCC_MSSCKSELR_HSE:
829bb73802dSEtienne Carriere 			clock = osc_frequency(OSC_HSE);
8306b651796SEtienne Carriere 			break;
8316b651796SEtienne Carriere 		case RCC_MSSCKSELR_CSI:
832bb73802dSEtienne Carriere 			clock = osc_frequency(OSC_CSI);
8336b651796SEtienne Carriere 			break;
8346b651796SEtienne Carriere 		case RCC_MSSCKSELR_PLL:
8356b651796SEtienne Carriere 			clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P);
8366b651796SEtienne Carriere 			break;
8376b651796SEtienne Carriere 		default:
8386b651796SEtienne Carriere 			break;
8396b651796SEtienne Carriere 		}
8406b651796SEtienne Carriere 
8416b651796SEtienne Carriere 		/* MCU clock divider */
8426b651796SEtienne Carriere 		reg = io_read32(rcc_base + RCC_MCUDIVR);
8436b651796SEtienne Carriere 		clock >>= stm32mp1_mcu_div[reg & RCC_MCUDIV_MASK];
8446b651796SEtienne Carriere 
8456b651796SEtienne Carriere 		switch (p) {
8466b651796SEtienne Carriere 		case _PCLK1:
8476b651796SEtienne Carriere 			reg = io_read32(rcc_base + RCC_APB1DIVR);
8486b651796SEtienne Carriere 			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
8496b651796SEtienne Carriere 			break;
8506b651796SEtienne Carriere 		case _PCLK2:
8516b651796SEtienne Carriere 			reg = io_read32(rcc_base + RCC_APB2DIVR);
8526b651796SEtienne Carriere 			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
8536b651796SEtienne Carriere 			break;
8546b651796SEtienne Carriere 		case _PCLK3:
8556b651796SEtienne Carriere 			reg = io_read32(rcc_base + RCC_APB3DIVR);
8566b651796SEtienne Carriere 			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
8576b651796SEtienne Carriere 			break;
8586b651796SEtienne Carriere 		case _CK_MCU:
8596b651796SEtienne Carriere 		default:
8606b651796SEtienne Carriere 			break;
8616b651796SEtienne Carriere 		}
8626b651796SEtienne Carriere 		break;
8636b651796SEtienne Carriere 	case _CK_PER:
8646b651796SEtienne Carriere 		reg = io_read32(rcc_base + RCC_CPERCKSELR);
8656b651796SEtienne Carriere 		switch (reg & RCC_SELR_SRC_MASK) {
8666b651796SEtienne Carriere 		case RCC_CPERCKSELR_HSI:
867bb73802dSEtienne Carriere 			clock = osc_frequency(OSC_HSI);
8686b651796SEtienne Carriere 			break;
8696b651796SEtienne Carriere 		case RCC_CPERCKSELR_HSE:
870bb73802dSEtienne Carriere 			clock = osc_frequency(OSC_HSE);
8716b651796SEtienne Carriere 			break;
8726b651796SEtienne Carriere 		case RCC_CPERCKSELR_CSI:
873bb73802dSEtienne Carriere 			clock = osc_frequency(OSC_CSI);
8746b651796SEtienne Carriere 			break;
8756b651796SEtienne Carriere 		default:
8766b651796SEtienne Carriere 			break;
8776b651796SEtienne Carriere 		}
8786b651796SEtienne Carriere 		break;
8796b651796SEtienne Carriere 	case _HSI:
8806b651796SEtienne Carriere 	case _HSI_KER:
881bb73802dSEtienne Carriere 		clock = osc_frequency(OSC_HSI);
8826b651796SEtienne Carriere 		break;
8836b651796SEtienne Carriere 	case _CSI:
8846b651796SEtienne Carriere 	case _CSI_KER:
885bb73802dSEtienne Carriere 		clock = osc_frequency(OSC_CSI);
8866b651796SEtienne Carriere 		break;
8876b651796SEtienne Carriere 	case _HSE:
8886b651796SEtienne Carriere 	case _HSE_KER:
889bb73802dSEtienne Carriere 		clock = osc_frequency(OSC_HSE);
8906b651796SEtienne Carriere 		break;
8916b651796SEtienne Carriere 	case _HSE_KER_DIV2:
892bb73802dSEtienne Carriere 		clock = osc_frequency(OSC_HSE) >> 1;
893bb73802dSEtienne Carriere 		break;
89462bb2715SEtienne Carriere 	case _HSE_RTC:
89562bb2715SEtienne Carriere 		clock = osc_frequency(OSC_HSE);
89662bb2715SEtienne Carriere 		clock /= (io_read32(rcc_base + RCC_RTCDIVR) &
89762bb2715SEtienne Carriere 			  RCC_DIVR_DIV_MASK) + 1;
8986b651796SEtienne Carriere 		break;
8996b651796SEtienne Carriere 	case _LSI:
900bb73802dSEtienne Carriere 		clock = osc_frequency(OSC_LSI);
9016b651796SEtienne Carriere 		break;
9026b651796SEtienne Carriere 	case _LSE:
903bb73802dSEtienne Carriere 		clock = osc_frequency(OSC_LSE);
9046b651796SEtienne Carriere 		break;
9056b651796SEtienne Carriere 	/* PLL */
9066b651796SEtienne Carriere 	case _PLL1_P:
9076b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
9086b651796SEtienne Carriere 		break;
9096b651796SEtienne Carriere 	case _PLL1_Q:
9106b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_Q);
9116b651796SEtienne Carriere 		break;
9126b651796SEtienne Carriere 	case _PLL1_R:
9136b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_R);
9146b651796SEtienne Carriere 		break;
9156b651796SEtienne Carriere 	case _PLL2_P:
9166b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
9176b651796SEtienne Carriere 		break;
9186b651796SEtienne Carriere 	case _PLL2_Q:
9196b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_Q);
9206b651796SEtienne Carriere 		break;
9216b651796SEtienne Carriere 	case _PLL2_R:
9226b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_R);
9236b651796SEtienne Carriere 		break;
9246b651796SEtienne Carriere 	case _PLL3_P:
9256b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P);
9266b651796SEtienne Carriere 		break;
9276b651796SEtienne Carriere 	case _PLL3_Q:
9286b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_Q);
9296b651796SEtienne Carriere 		break;
9306b651796SEtienne Carriere 	case _PLL3_R:
9316b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_R);
9326b651796SEtienne Carriere 		break;
9336b651796SEtienne Carriere 	case _PLL4_P:
9346b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_P);
9356b651796SEtienne Carriere 		break;
9366b651796SEtienne Carriere 	case _PLL4_Q:
9376b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_Q);
9386b651796SEtienne Carriere 		break;
9396b651796SEtienne Carriere 	case _PLL4_R:
9406b651796SEtienne Carriere 		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_R);
9416b651796SEtienne Carriere 		break;
9426b651796SEtienne Carriere 	/* Other */
9436b651796SEtienne Carriere 	case _USB_PHY_48:
944bb73802dSEtienne Carriere 		clock = osc_frequency(OSC_USB_PHY_48);
9456b651796SEtienne Carriere 		break;
9466b651796SEtienne Carriere 	default:
9476b651796SEtienne Carriere 		break;
9486b651796SEtienne Carriere 	}
9496b651796SEtienne Carriere 
9506b651796SEtienne Carriere 	return clock;
9516b651796SEtienne Carriere }
9526b651796SEtienne Carriere 
9536b651796SEtienne Carriere static void __clk_enable(const struct stm32mp1_clk_gate *gate)
9546b651796SEtienne Carriere {
9556b651796SEtienne Carriere 	vaddr_t base = stm32_rcc_base();
9566b651796SEtienne Carriere 	uint32_t bit = BIT(gate->bit);
9576b651796SEtienne Carriere 
9586b651796SEtienne Carriere 	if (gate->set_clr)
9596b651796SEtienne Carriere 		io_write32(base + gate->offset, bit);
9606b651796SEtienne Carriere 	else
9616b651796SEtienne Carriere 		io_setbits32_stm32shregs(base + gate->offset, bit);
9626b651796SEtienne Carriere 
9636b651796SEtienne Carriere 	FMSG("Clock %u has been enabled", gate->clock_id);
9646b651796SEtienne Carriere }
9656b651796SEtienne Carriere 
9666b651796SEtienne Carriere static void __clk_disable(const struct stm32mp1_clk_gate *gate)
9676b651796SEtienne Carriere {
9686b651796SEtienne Carriere 	vaddr_t base = stm32_rcc_base();
9696b651796SEtienne Carriere 	uint32_t bit = BIT(gate->bit);
9706b651796SEtienne Carriere 
9716b651796SEtienne Carriere 	if (gate->set_clr)
9726b651796SEtienne Carriere 		io_write32(base + gate->offset + RCC_MP_ENCLRR_OFFSET, bit);
9736b651796SEtienne Carriere 	else
9746b651796SEtienne Carriere 		io_clrbits32_stm32shregs(base + gate->offset, bit);
9756b651796SEtienne Carriere 
9766b651796SEtienne Carriere 	FMSG("Clock %u has been disabled", gate->clock_id);
9776b651796SEtienne Carriere }
9786b651796SEtienne Carriere 
9796b651796SEtienne Carriere static long get_timer_rate(long parent_rate, unsigned int apb_bus)
9806b651796SEtienne Carriere {
9816b651796SEtienne Carriere 	uint32_t timgxpre = 0;
9826b651796SEtienne Carriere 	uint32_t apbxdiv = 0;
9836b651796SEtienne Carriere 	vaddr_t rcc_base = stm32_rcc_base();
9846b651796SEtienne Carriere 
9856b651796SEtienne Carriere 	switch (apb_bus) {
9866b651796SEtienne Carriere 	case 1:
9876b651796SEtienne Carriere 		apbxdiv = io_read32(rcc_base + RCC_APB1DIVR) &
9886b651796SEtienne Carriere 			  RCC_APBXDIV_MASK;
9896b651796SEtienne Carriere 		timgxpre = io_read32(rcc_base + RCC_TIMG1PRER) &
9906b651796SEtienne Carriere 			   RCC_TIMGXPRER_TIMGXPRE;
9916b651796SEtienne Carriere 		break;
9926b651796SEtienne Carriere 	case 2:
9936b651796SEtienne Carriere 		apbxdiv = io_read32(rcc_base + RCC_APB2DIVR) &
9946b651796SEtienne Carriere 			  RCC_APBXDIV_MASK;
9956b651796SEtienne Carriere 		timgxpre = io_read32(rcc_base + RCC_TIMG2PRER) &
9966b651796SEtienne Carriere 			   RCC_TIMGXPRER_TIMGXPRE;
9976b651796SEtienne Carriere 		break;
9986b651796SEtienne Carriere 	default:
9996b651796SEtienne Carriere 		panic();
10006b651796SEtienne Carriere 		break;
10016b651796SEtienne Carriere 	}
10026b651796SEtienne Carriere 
10036b651796SEtienne Carriere 	if (apbxdiv == 0)
10046b651796SEtienne Carriere 		return parent_rate;
10056b651796SEtienne Carriere 
10066b651796SEtienne Carriere 	return parent_rate * (timgxpre + 1) * 2;
10076b651796SEtienne Carriere }
10086b651796SEtienne Carriere 
10096b651796SEtienne Carriere static unsigned long _stm32_clock_get_rate(unsigned long id)
10106b651796SEtienne Carriere {
1011bb73802dSEtienne Carriere 	enum stm32mp1_parent_id p = _UNKNOWN_ID;
10126b651796SEtienne Carriere 	unsigned long rate = 0;
10136b651796SEtienne Carriere 
10146b651796SEtienne Carriere 	p = stm32mp1_clk_get_parent(id);
10156b651796SEtienne Carriere 	if (p < 0)
10166b651796SEtienne Carriere 		return 0;
10176b651796SEtienne Carriere 
10186b651796SEtienne Carriere 	rate = get_clock_rate(p);
10196b651796SEtienne Carriere 
10206b651796SEtienne Carriere 	if ((id >= TIM2_K) && (id <= TIM14_K))
10216b651796SEtienne Carriere 		rate = get_timer_rate(rate, 1);
10226b651796SEtienne Carriere 
10236b651796SEtienne Carriere 	if ((id >= TIM1_K) && (id <= TIM17_K))
10246b651796SEtienne Carriere 		rate = get_timer_rate(rate, 2);
10256b651796SEtienne Carriere 
10266b651796SEtienne Carriere 	return rate;
10276b651796SEtienne Carriere }
10286b651796SEtienne Carriere 
10296b651796SEtienne Carriere /*
10306b651796SEtienne Carriere  * Get the parent ID of the target parent clock, or -1 if no parent found.
10316b651796SEtienne Carriere  */
1032bb73802dSEtienne Carriere static enum stm32mp1_parent_id get_parent_id_parent(enum stm32mp1_parent_id id)
10336b651796SEtienne Carriere {
10346b651796SEtienne Carriere 	enum stm32mp1_parent_sel s = _UNKNOWN_SEL;
10356b651796SEtienne Carriere 	enum stm32mp1_pll_id pll_id = _PLL_NB;
10366b651796SEtienne Carriere 	uint32_t p_sel = 0;
10376b651796SEtienne Carriere 
1038bb73802dSEtienne Carriere 	switch (id) {
10396b651796SEtienne Carriere 	case _ACLK:
10403e3bea3dSEtienne Carriere 	case _HCLK5:
104111bee8b0SEtienne Carriere 	case _HCLK6:
10426b651796SEtienne Carriere 	case _PCLK4:
10436b651796SEtienne Carriere 	case _PCLK5:
10446b651796SEtienne Carriere 		s = _AXISS_SEL;
10456b651796SEtienne Carriere 		break;
10466b651796SEtienne Carriere 	case _PLL1_P:
10476b651796SEtienne Carriere 	case _PLL1_Q:
10486b651796SEtienne Carriere 	case _PLL1_R:
10496b651796SEtienne Carriere 		pll_id = _PLL1;
10506b651796SEtienne Carriere 		break;
10516b651796SEtienne Carriere 	case _PLL2_P:
10526b651796SEtienne Carriere 	case _PLL2_Q:
10536b651796SEtienne Carriere 	case _PLL2_R:
10546b651796SEtienne Carriere 		pll_id = _PLL2;
10556b651796SEtienne Carriere 		break;
10566b651796SEtienne Carriere 	case _PLL3_P:
10576b651796SEtienne Carriere 	case _PLL3_Q:
10586b651796SEtienne Carriere 	case _PLL3_R:
10596b651796SEtienne Carriere 		pll_id = _PLL3;
10606b651796SEtienne Carriere 		break;
10616b651796SEtienne Carriere 	case _PLL4_P:
10626b651796SEtienne Carriere 	case _PLL4_Q:
10636b651796SEtienne Carriere 	case _PLL4_R:
10646b651796SEtienne Carriere 		pll_id = _PLL4;
10656b651796SEtienne Carriere 		break;
10666b651796SEtienne Carriere 	case _PCLK1:
10676b651796SEtienne Carriere 	case _PCLK2:
10686b651796SEtienne Carriere 	case _HCLK2:
10696b651796SEtienne Carriere 	case _CK_PER:
10706b651796SEtienne Carriere 	case _CK_MPU:
10716b651796SEtienne Carriere 	case _CK_MCU:
10726b651796SEtienne Carriere 	case _USB_PHY_48:
10736b651796SEtienne Carriere 		/* We do not expected to access these */
10746b651796SEtienne Carriere 		panic();
10756b651796SEtienne Carriere 		break;
10766b651796SEtienne Carriere 	default:
10776b651796SEtienne Carriere 		/* Other parents have no parent */
10786b651796SEtienne Carriere 		return -1;
10796b651796SEtienne Carriere 	}
10806b651796SEtienne Carriere 
10816b651796SEtienne Carriere 	if (s != _UNKNOWN_SEL) {
10826b651796SEtienne Carriere 		const struct stm32mp1_clk_sel *sel = clk_sel_ref(s);
10836b651796SEtienne Carriere 		vaddr_t rcc_base = stm32_rcc_base();
10846b651796SEtienne Carriere 
10856b651796SEtienne Carriere 		p_sel = (io_read32(rcc_base + sel->offset) >> sel->src) &
10866b651796SEtienne Carriere 			sel->msk;
10876b651796SEtienne Carriere 
10886b651796SEtienne Carriere 		if (p_sel < sel->nb_parent)
10896b651796SEtienne Carriere 			return sel->parent[p_sel];
10906b651796SEtienne Carriere 	} else {
10916b651796SEtienne Carriere 		const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
10926b651796SEtienne Carriere 
10936b651796SEtienne Carriere 		p_sel = io_read32(stm32_rcc_base() + pll->rckxselr) &
10946b651796SEtienne Carriere 			RCC_SELR_REFCLK_SRC_MASK;
10956b651796SEtienne Carriere 
10966b651796SEtienne Carriere 		if (pll->refclk[p_sel] != _UNKNOWN_OSC_ID)
1097bb73802dSEtienne Carriere 			return osc_id2parent_id(pll->refclk[p_sel]);
10986b651796SEtienne Carriere 	}
10996b651796SEtienne Carriere 
1100bb73802dSEtienne Carriere 	FMSG("No parent found for %s", stm32mp1_clk_parent_name[id]);
11016b651796SEtienne Carriere 	return -1;
11026b651796SEtienne Carriere }
11036b651796SEtienne Carriere 
11046b651796SEtienne Carriere /* We are only interested in knowing if PLL3 shall be secure or not */
1105bb73802dSEtienne Carriere static void secure_parent_clocks(enum stm32mp1_parent_id parent_id)
11066b651796SEtienne Carriere {
1107bb73802dSEtienne Carriere 	enum stm32mp1_parent_id grandparent_id = _UNKNOWN_ID;
11086b651796SEtienne Carriere 
11096b651796SEtienne Carriere 	switch (parent_id) {
11106b651796SEtienne Carriere 	case _ACLK:
11116b651796SEtienne Carriere 	case _HCLK2:
11126b651796SEtienne Carriere 	case _HCLK5:
11136b651796SEtienne Carriere 	case _HCLK6:
11146b651796SEtienne Carriere 	case _PCLK4:
11156b651796SEtienne Carriere 	case _PCLK5:
11166b651796SEtienne Carriere 		/* Intermediate clock mux or clock, go deeper in clock tree */
11176b651796SEtienne Carriere 		break;
11186b651796SEtienne Carriere 	case _HSI:
11196b651796SEtienne Carriere 	case _HSI_KER:
11206b651796SEtienne Carriere 	case _LSI:
11216b651796SEtienne Carriere 	case _CSI:
11226b651796SEtienne Carriere 	case _CSI_KER:
11236b651796SEtienne Carriere 	case _HSE:
11246b651796SEtienne Carriere 	case _HSE_KER:
11256b651796SEtienne Carriere 	case _HSE_KER_DIV2:
112662bb2715SEtienne Carriere 	case _HSE_RTC:
11276b651796SEtienne Carriere 	case _LSE:
11286b651796SEtienne Carriere 	case _PLL1_P:
11296b651796SEtienne Carriere 	case _PLL1_Q:
11306b651796SEtienne Carriere 	case _PLL1_R:
11316b651796SEtienne Carriere 	case _PLL2_P:
11326b651796SEtienne Carriere 	case _PLL2_Q:
11336b651796SEtienne Carriere 	case _PLL2_R:
11346b651796SEtienne Carriere 		/* Always secure clocks, no need to go further */
11356b651796SEtienne Carriere 		return;
11366b651796SEtienne Carriere 	case _PLL3_P:
11376b651796SEtienne Carriere 	case _PLL3_Q:
11386b651796SEtienne Carriere 	case _PLL3_R:
11396b651796SEtienne Carriere 		/* PLL3 is a shared resource, registered and don't go further */
11406b651796SEtienne Carriere 		stm32mp_register_secure_periph(STM32MP1_SHRES_PLL3);
11416b651796SEtienne Carriere 		return;
11426b651796SEtienne Carriere 	default:
11436b651796SEtienne Carriere 		DMSG("Cannot lookup parent clock %s",
11446b651796SEtienne Carriere 		     stm32mp1_clk_parent_name[parent_id]);
11456b651796SEtienne Carriere 		panic();
11466b651796SEtienne Carriere 	}
11476b651796SEtienne Carriere 
11486b651796SEtienne Carriere 	grandparent_id = get_parent_id_parent(parent_id);
11496b651796SEtienne Carriere 	if (grandparent_id >= 0)
11506b651796SEtienne Carriere 		secure_parent_clocks(grandparent_id);
11516b651796SEtienne Carriere }
11526b651796SEtienne Carriere 
11536b651796SEtienne Carriere void stm32mp_register_clock_parents_secure(unsigned long clock_id)
11546b651796SEtienne Carriere {
1155bb73802dSEtienne Carriere 	enum stm32mp1_parent_id parent_id = stm32mp1_clk_get_parent(clock_id);
11566b651796SEtienne Carriere 
11576b651796SEtienne Carriere 	if (parent_id < 0) {
11586b651796SEtienne Carriere 		DMSG("No parent for clock %lu", clock_id);
11596b651796SEtienne Carriere 		return;
11606b651796SEtienne Carriere 	}
11616b651796SEtienne Carriere 
11626b651796SEtienne Carriere 	secure_parent_clocks(parent_id);
11636b651796SEtienne Carriere }
11646b651796SEtienne Carriere 
11656b651796SEtienne Carriere #ifdef CFG_EMBED_DTB
11666b651796SEtienne Carriere static const char *stm32mp_osc_node_label[NB_OSC] = {
1167bb73802dSEtienne Carriere 	[OSC_LSI] = "clk-lsi",
1168bb73802dSEtienne Carriere 	[OSC_LSE] = "clk-lse",
1169bb73802dSEtienne Carriere 	[OSC_HSI] = "clk-hsi",
1170bb73802dSEtienne Carriere 	[OSC_HSE] = "clk-hse",
1171bb73802dSEtienne Carriere 	[OSC_CSI] = "clk-csi",
1172bb73802dSEtienne Carriere 	[OSC_I2S_CKIN] = "i2s_ckin",
1173bb73802dSEtienne Carriere 	[OSC_USB_PHY_48] = "ck_usbo_48m"
11746b651796SEtienne Carriere };
11756b651796SEtienne Carriere 
11766b651796SEtienne Carriere static unsigned int clk_freq_prop(const void *fdt, int node)
11776b651796SEtienne Carriere {
11786b651796SEtienne Carriere 	const fdt32_t *cuint = NULL;
11796b651796SEtienne Carriere 	int ret = 0;
11806b651796SEtienne Carriere 
11816b651796SEtienne Carriere 	/* Disabled clocks report null rate */
11826b651796SEtienne Carriere 	if (_fdt_get_status(fdt, node) == DT_STATUS_DISABLED)
11836b651796SEtienne Carriere 		return 0;
11846b651796SEtienne Carriere 
11856b651796SEtienne Carriere 	cuint = fdt_getprop(fdt, node, "clock-frequency", &ret);
11866b651796SEtienne Carriere 	if (!cuint)
11876b651796SEtienne Carriere 		panic();
11886b651796SEtienne Carriere 
11896b651796SEtienne Carriere 	return fdt32_to_cpu(*cuint);
11906b651796SEtienne Carriere }
11916b651796SEtienne Carriere 
11926b651796SEtienne Carriere static void get_osc_freq_from_dt(const void *fdt)
11936b651796SEtienne Carriere {
11946b651796SEtienne Carriere 	enum stm32mp_osc_id idx = _UNKNOWN_OSC_ID;
11956b651796SEtienne Carriere 	int clk_node = fdt_path_offset(fdt, "/clocks");
11966b651796SEtienne Carriere 
11976b651796SEtienne Carriere 	if (clk_node < 0)
11986b651796SEtienne Carriere 		panic();
11996b651796SEtienne Carriere 
1200bb73802dSEtienne Carriere 	COMPILE_TIME_ASSERT((int)OSC_HSI == 0);
1201bb73802dSEtienne Carriere 	for (idx = OSC_HSI; idx < NB_OSC; idx++) {
12026b651796SEtienne Carriere 		const char *name = stm32mp_osc_node_label[idx];
12036b651796SEtienne Carriere 		int subnode = 0;
12046b651796SEtienne Carriere 
12056b651796SEtienne Carriere 		fdt_for_each_subnode(subnode, fdt, clk_node) {
12066b651796SEtienne Carriere 			const char *cchar = NULL;
12076b651796SEtienne Carriere 			int ret = 0;
12086b651796SEtienne Carriere 
12096b651796SEtienne Carriere 			cchar = fdt_get_name(fdt, subnode, &ret);
12106b651796SEtienne Carriere 			if (!cchar)
12116b651796SEtienne Carriere 				panic();
12126b651796SEtienne Carriere 
12136b651796SEtienne Carriere 			if (strncmp(cchar, name, (size_t)ret) == 0) {
12146b651796SEtienne Carriere 				stm32mp1_osc[idx] = clk_freq_prop(fdt, subnode);
12156b651796SEtienne Carriere 
12166b651796SEtienne Carriere 				DMSG("Osc %s: %lu Hz", name, stm32mp1_osc[idx]);
12176b651796SEtienne Carriere 				break;
12186b651796SEtienne Carriere 			}
12196b651796SEtienne Carriere 		}
12206b651796SEtienne Carriere 
12216b651796SEtienne Carriere 		if (!stm32mp1_osc[idx])
12226b651796SEtienne Carriere 			DMSG("Osc %s: no frequency info", name);
12236b651796SEtienne Carriere 	}
12246b651796SEtienne Carriere }
12256b651796SEtienne Carriere #endif /*CFG_EMBED_DTB*/
12266b651796SEtienne Carriere 
12276b651796SEtienne Carriere static void enable_static_secure_clocks(void)
12286b651796SEtienne Carriere {
12296b651796SEtienne Carriere 	unsigned int idx = 0;
12306b651796SEtienne Carriere 	const unsigned long secure_enable[] = {
12316b651796SEtienne Carriere 		DDRC1, DDRC1LP, DDRC2, DDRC2LP, DDRPHYC, DDRPHYCLP, DDRCAPB,
12326b651796SEtienne Carriere 		AXIDCG, DDRPHYCAPB, DDRPHYCAPBLP, TZPC, TZC1, TZC2, STGEN_K,
12336b651796SEtienne Carriere 		BSEC,
12346b651796SEtienne Carriere 	};
12356b651796SEtienne Carriere 
12366b651796SEtienne Carriere 	for (idx = 0; idx < ARRAY_SIZE(secure_enable); idx++) {
1237488c73c0SGatien Chevallier 		clk_enable(stm32mp_rcc_clock_id_to_clk(secure_enable[idx]));
12386b651796SEtienne Carriere 		stm32mp_register_clock_parents_secure(secure_enable[idx]);
12396b651796SEtienne Carriere 	}
12406b651796SEtienne Carriere 
12416b651796SEtienne Carriere 	if (CFG_TEE_CORE_NB_CORE > 1)
1242488c73c0SGatien Chevallier 		clk_enable(stm32mp_rcc_clock_id_to_clk(RTCAPB));
12436b651796SEtienne Carriere }
12446b651796SEtienne Carriere 
12456b651796SEtienne Carriere static void __maybe_unused enable_rcc_tzen(void)
12466b651796SEtienne Carriere {
12476b651796SEtienne Carriere 	io_setbits32(stm32_rcc_base() + RCC_TZCR, RCC_TZCR_TZEN);
12486b651796SEtienne Carriere }
12496b651796SEtienne Carriere 
12506b651796SEtienne Carriere static void __maybe_unused disable_rcc_tzen(void)
12516b651796SEtienne Carriere {
12526b651796SEtienne Carriere 	IMSG("RCC is non-secure");
12536b651796SEtienne Carriere 	io_clrbits32(stm32_rcc_base() + RCC_TZCR, RCC_TZCR_TZEN);
12546b651796SEtienne Carriere }
12556b651796SEtienne Carriere 
12566b651796SEtienne Carriere #ifdef CFG_EMBED_DTB
12576b651796SEtienne Carriere static TEE_Result stm32mp1_clk_fdt_init(const void *fdt, int node)
12586b651796SEtienne Carriere {
12596b651796SEtienne Carriere 	unsigned int i = 0;
12606b651796SEtienne Carriere 	int len = 0;
12616b651796SEtienne Carriere 	int ignored = 0;
12626b651796SEtienne Carriere 
12636b651796SEtienne Carriere 	get_osc_freq_from_dt(fdt);
12646b651796SEtienne Carriere 
12656b651796SEtienne Carriere 	/*
12666b651796SEtienne Carriere 	 * OP-TEE core is not in charge of configuring clock parenthood.
12676b651796SEtienne Carriere 	 * This is expected from an earlier boot stage. Modifying the clock
12686b651796SEtienne Carriere 	 * tree parenthood here may jeopardize already configured clocks.
12696b651796SEtienne Carriere 	 * The sequence below ignores such DT directives with a friendly
12706b651796SEtienne Carriere 	 * debug trace.
12716b651796SEtienne Carriere 	 */
12726b651796SEtienne Carriere 	if (fdt_getprop(fdt, node, "st,clksrc", &len)) {
12736b651796SEtienne Carriere 		DMSG("Ignore source clocks configuration from DT");
12746b651796SEtienne Carriere 		ignored++;
12756b651796SEtienne Carriere 	}
12766b651796SEtienne Carriere 	if (fdt_getprop(fdt, node, "st,clkdiv", &len)) {
12776b651796SEtienne Carriere 		DMSG("Ignore clock divisors configuration from DT");
12786b651796SEtienne Carriere 		ignored++;
12796b651796SEtienne Carriere 	}
12806b651796SEtienne Carriere 	if (fdt_getprop(fdt, node, "st,pkcs", &len)) {
12816b651796SEtienne Carriere 		DMSG("Ignore peripheral clocks tree configuration from DT");
12826b651796SEtienne Carriere 		ignored++;
12836b651796SEtienne Carriere 	}
12846b651796SEtienne Carriere 	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
12856b651796SEtienne Carriere 		char name[] = "st,pll@X";
12866b651796SEtienne Carriere 
12876b651796SEtienne Carriere 		snprintf(name, sizeof(name), "st,pll@%d", i);
12886b651796SEtienne Carriere 		node = fdt_subnode_offset(fdt, node, name);
12896b651796SEtienne Carriere 		if (node < 0)
12906b651796SEtienne Carriere 			continue;
12916b651796SEtienne Carriere 
12926b651796SEtienne Carriere 		if (fdt_getprop(fdt, node, "cfg", &len) ||
12936b651796SEtienne Carriere 		    fdt_getprop(fdt, node, "frac", &len)) {
12946b651796SEtienne Carriere 			DMSG("Ignore PLL%u configurations from DT", i);
12956b651796SEtienne Carriere 			ignored++;
12966b651796SEtienne Carriere 		}
12976b651796SEtienne Carriere 	}
12986b651796SEtienne Carriere 
12996b651796SEtienne Carriere 	if (ignored != 0)
13006b651796SEtienne Carriere 		IMSG("DT clock tree configurations were ignored");
13016b651796SEtienne Carriere 
13026b651796SEtienne Carriere 	return TEE_SUCCESS;
13036b651796SEtienne Carriere }
13046b651796SEtienne Carriere #endif /*CFG_EMBED_DTB*/
13056b651796SEtienne Carriere 
13066b651796SEtienne Carriere /*
13076b651796SEtienne Carriere  * Conversion between clk references and clock gates and clock on internals
13086b651796SEtienne Carriere  *
13096b651796SEtienne Carriere  * stm32mp1_clk first cells follow stm32mp1_clk_gate[] ordering.
13106b651796SEtienne Carriere  * stm32mp1_clk last cells follow stm32mp1_clk_on[] ordering.
13116b651796SEtienne Carriere  */
13126b651796SEtienne Carriere static struct clk stm32mp1_clk[ARRAY_SIZE(stm32mp1_clk_gate) +
13136b651796SEtienne Carriere 			       ARRAY_SIZE(stm32mp1_clk_on)];
13146b651796SEtienne Carriere 
13156b651796SEtienne Carriere #define CLK_ON_INDEX_OFFSET	((int)ARRAY_SIZE(stm32mp1_clk_gate))
13166b651796SEtienne Carriere 
13176b651796SEtienne Carriere static bool clk_is_gate(struct clk *clk)
13186b651796SEtienne Carriere {
13196b651796SEtienne Carriere 	int clk_index = clk - stm32mp1_clk;
13206b651796SEtienne Carriere 
13216b651796SEtienne Carriere 	assert(clk_index >= 0 && clk_index < (int)ARRAY_SIZE(stm32mp1_clk));
13226b651796SEtienne Carriere 	return clk_index < CLK_ON_INDEX_OFFSET;
13236b651796SEtienne Carriere }
13246b651796SEtienne Carriere 
13256b651796SEtienne Carriere static unsigned long clk_to_clock_id(struct clk *clk)
13266b651796SEtienne Carriere {
13276b651796SEtienne Carriere 	int gate_index = clk - stm32mp1_clk;
13286b651796SEtienne Carriere 	int on_index = gate_index - CLK_ON_INDEX_OFFSET;
13296b651796SEtienne Carriere 
13306b651796SEtienne Carriere 	if (clk_is_gate(clk))
13316b651796SEtienne Carriere 		return stm32mp1_clk_gate[gate_index].clock_id;
13326b651796SEtienne Carriere 
13336b651796SEtienne Carriere 	return stm32mp1_clk_on[on_index];
13346b651796SEtienne Carriere }
13356b651796SEtienne Carriere 
13366b651796SEtienne Carriere static const struct stm32mp1_clk_gate *clk_to_gate_ref(struct clk *clk)
13376b651796SEtienne Carriere {
13386b651796SEtienne Carriere 	int gate_index = clk - stm32mp1_clk;
13396b651796SEtienne Carriere 
13406b651796SEtienne Carriere 	assert(clk_is_gate(clk));
13416b651796SEtienne Carriere 
13426b651796SEtienne Carriere 	return stm32mp1_clk_gate + gate_index;
13436b651796SEtienne Carriere }
13446b651796SEtienne Carriere 
13456b651796SEtienne Carriere static int clock_id_to_gate_index(unsigned long clock_id)
13466b651796SEtienne Carriere {
13476b651796SEtienne Carriere 	size_t n = 0;
13486b651796SEtienne Carriere 
13496b651796SEtienne Carriere 	for (n = 0; n < ARRAY_SIZE(stm32mp1_clk_gate); n++)
13506b651796SEtienne Carriere 		if (stm32mp1_clk_gate[n].clock_id == clock_id)
13516b651796SEtienne Carriere 			return n;
13526b651796SEtienne Carriere 
13536b651796SEtienne Carriere 	return -1;
13546b651796SEtienne Carriere }
13556b651796SEtienne Carriere 
13566b651796SEtienne Carriere static int clock_id_to_always_on_index(unsigned long clock_id)
13576b651796SEtienne Carriere {
13586b651796SEtienne Carriere 	size_t n = 0;
13596b651796SEtienne Carriere 
13606b651796SEtienne Carriere 	for (n = 0; n < ARRAY_SIZE(stm32mp1_clk_on); n++)
13616b651796SEtienne Carriere 		if (stm32mp1_clk_on[n] == clock_id)
13626b651796SEtienne Carriere 			return n;
13636b651796SEtienne Carriere 
13646b651796SEtienne Carriere 	return -1;
13656b651796SEtienne Carriere }
13666b651796SEtienne Carriere 
13676b651796SEtienne Carriere static struct clk *clock_id_to_clk(unsigned long clock_id)
13686b651796SEtienne Carriere {
13696b651796SEtienne Carriere 	int gate_index = clock_id_to_gate_index(clock_id);
13706b651796SEtienne Carriere 	int on_index = clock_id_to_always_on_index(clock_id);
13716b651796SEtienne Carriere 
13726b651796SEtienne Carriere 	if (gate_index >= 0)
13736b651796SEtienne Carriere 		return stm32mp1_clk + gate_index;
13746b651796SEtienne Carriere 
13756b651796SEtienne Carriere 	if (on_index >= 0)
13766b651796SEtienne Carriere 		return stm32mp1_clk + CLK_ON_INDEX_OFFSET + on_index;
13776b651796SEtienne Carriere 
13786b651796SEtienne Carriere 	return NULL;
13796b651796SEtienne Carriere }
13806b651796SEtienne Carriere 
1381d4535b58SEtienne Carriere struct clk *stm32mp_rcc_clock_id_to_clk(unsigned long clock_id)
1382d4535b58SEtienne Carriere {
1383d4535b58SEtienne Carriere 	return clock_id_to_clk(clock_id);
1384d4535b58SEtienne Carriere }
1385d4535b58SEtienne Carriere 
13866b651796SEtienne Carriere #if CFG_TEE_CORE_LOG_LEVEL >= TRACE_DEBUG
13876b651796SEtienne Carriere struct clk_name {
13886b651796SEtienne Carriere 	unsigned int clock_id;
13896b651796SEtienne Carriere 	const char *name;
13906b651796SEtienne Carriere };
13916b651796SEtienne Carriere 
13926b651796SEtienne Carriere #define CLOCK_NAME(_binding, _name) \
13936b651796SEtienne Carriere 	{ .clock_id = (_binding), .name = (_name) }
13946b651796SEtienne Carriere 
13956b651796SEtienne Carriere /* Store names only for some clocks */
13966b651796SEtienne Carriere const struct clk_name exposed_clk_name[] = {
13976b651796SEtienne Carriere 	/* Clocks used by platform drivers not yet probed from DT */
13986b651796SEtienne Carriere 	CLOCK_NAME(CK_DBG, "dbg"),
13996b651796SEtienne Carriere 	CLOCK_NAME(CK_MCU, "mcu"),
14006b651796SEtienne Carriere 	CLOCK_NAME(RTCAPB, "rtcapb"),
14016b651796SEtienne Carriere 	CLOCK_NAME(BKPSRAM, "bkpsram"),
14026b651796SEtienne Carriere 	CLOCK_NAME(RTC, "rtc"),
14036b651796SEtienne Carriere 	CLOCK_NAME(CRYP1, "crpy1"),
14046b651796SEtienne Carriere 	CLOCK_NAME(SYSCFG, "syscfg"),
14056b651796SEtienne Carriere 	CLOCK_NAME(GPIOA, "gpioa"),
14066b651796SEtienne Carriere 	CLOCK_NAME(GPIOB, "gpiob"),
14076b651796SEtienne Carriere 	CLOCK_NAME(GPIOC, "gpioc"),
14086b651796SEtienne Carriere 	CLOCK_NAME(GPIOD, "gpiod"),
14096b651796SEtienne Carriere 	CLOCK_NAME(GPIOE, "gpioe"),
14106b651796SEtienne Carriere 	CLOCK_NAME(GPIOF, "gpiof"),
14116b651796SEtienne Carriere 	CLOCK_NAME(GPIOG, "gpiog"),
14126b651796SEtienne Carriere 	CLOCK_NAME(GPIOH, "gpioh"),
14136b651796SEtienne Carriere 	CLOCK_NAME(GPIOI, "gpioi"),
14146b651796SEtienne Carriere 	CLOCK_NAME(GPIOJ, "gpioj"),
14156b651796SEtienne Carriere 	CLOCK_NAME(GPIOK, "gpiok"),
14166b651796SEtienne Carriere 	CLOCK_NAME(GPIOZ, "gpioz"),
14176b651796SEtienne Carriere 	/* Clock exposed by SCMI. SCMI clock fmro DT bindings to come... */
14186b651796SEtienne Carriere 	CLOCK_NAME(CK_HSE, "hse"),
14196b651796SEtienne Carriere 	CLOCK_NAME(CK_HSI, "hsi"),
14206b651796SEtienne Carriere 	CLOCK_NAME(CK_CSI, "csi"),
14216b651796SEtienne Carriere 	CLOCK_NAME(CK_LSE, "lse"),
14226b651796SEtienne Carriere 	CLOCK_NAME(CK_LSI, "lsi"),
14236b651796SEtienne Carriere 	CLOCK_NAME(PLL2_Q, "pll2q"),
14246b651796SEtienne Carriere 	CLOCK_NAME(PLL2_R, "pll2r"),
14256b651796SEtienne Carriere 	CLOCK_NAME(PLL3_Q, "pll3q"),
14266b651796SEtienne Carriere 	CLOCK_NAME(PLL3_R, "pll3r"),
14276b651796SEtienne Carriere 	CLOCK_NAME(CRYP1, "cryp1"),
14286b651796SEtienne Carriere 	CLOCK_NAME(HASH1, "hash1"),
14296b651796SEtienne Carriere 	CLOCK_NAME(I2C4_K, "i2c4"),
14306b651796SEtienne Carriere 	CLOCK_NAME(I2C6_K, "i2c6"),
14316b651796SEtienne Carriere 	CLOCK_NAME(IWDG1, "iwdg"),
14326b651796SEtienne Carriere 	CLOCK_NAME(RNG1_K, "rng1"),
14336b651796SEtienne Carriere 	CLOCK_NAME(SPI6_K, "spi6"),
14346b651796SEtienne Carriere 	CLOCK_NAME(USART1_K, "usart1"),
14356b651796SEtienne Carriere 	CLOCK_NAME(CK_MCU, "mcu"),
14366b651796SEtienne Carriere };
14376b651796SEtienne Carriere DECLARE_KEEP_PAGER(exposed_clk_name);
14386b651796SEtienne Carriere 
14396b651796SEtienne Carriere static const char *clk_op_get_name(struct clk *clk)
14406b651796SEtienne Carriere {
14416b651796SEtienne Carriere 	unsigned long clock_id = clk_to_clock_id(clk);
14426b651796SEtienne Carriere 	size_t n = 0;
14436b651796SEtienne Carriere 
14446b651796SEtienne Carriere 	for (n = 0; n < ARRAY_SIZE(exposed_clk_name); n++)
14456b651796SEtienne Carriere 		if (exposed_clk_name[n].clock_id == clock_id)
14466b651796SEtienne Carriere 			return exposed_clk_name[n].name;
14476b651796SEtienne Carriere 
14486b651796SEtienne Carriere 	return NULL;
14496b651796SEtienne Carriere }
14506b651796SEtienne Carriere #else
14516b651796SEtienne Carriere static const char *clk_op_get_name(struct clk *clk __unused)
14526b651796SEtienne Carriere {
14536b651796SEtienne Carriere 	return NULL;
14546b651796SEtienne Carriere }
14556b651796SEtienne Carriere #endif /*CFG_TEE_CORE_LOG_LEVEL*/
14566b651796SEtienne Carriere 
14576b651796SEtienne Carriere static unsigned long clk_op_compute_rate(struct clk *clk,
14586b651796SEtienne Carriere 					 unsigned long parent_rate __unused)
14596b651796SEtienne Carriere {
14606b651796SEtienne Carriere 	return _stm32_clock_get_rate(clk_to_clock_id(clk));
14616b651796SEtienne Carriere }
14626b651796SEtienne Carriere 
14636b651796SEtienne Carriere static TEE_Result clk_op_enable(struct clk *clk)
14646b651796SEtienne Carriere {
14656b651796SEtienne Carriere 	if (clk_is_gate(clk))
14666b651796SEtienne Carriere 		__clk_enable(clk_to_gate_ref(clk));
14676b651796SEtienne Carriere 
14686b651796SEtienne Carriere 	return TEE_SUCCESS;
14696b651796SEtienne Carriere }
14706b651796SEtienne Carriere DECLARE_KEEP_PAGER(clk_op_enable);
14716b651796SEtienne Carriere 
14726b651796SEtienne Carriere static void clk_op_disable(struct clk *clk)
14736b651796SEtienne Carriere {
14746b651796SEtienne Carriere 	if (clk_is_gate(clk))
14756b651796SEtienne Carriere 		__clk_disable(clk_to_gate_ref(clk));
14766b651796SEtienne Carriere }
14776b651796SEtienne Carriere DECLARE_KEEP_PAGER(clk_op_disable);
14786b651796SEtienne Carriere 
14796b651796SEtienne Carriere /* This variable is weak to break its dependency chain when linked as unpaged */
14806b651796SEtienne Carriere const struct clk_ops stm32mp1_clk_ops
148139e8c200SJerome Forissier __weak __relrodata_unpaged("stm32mp1_clk_ops") = {
14826b651796SEtienne Carriere 	.enable = clk_op_enable,
14836b651796SEtienne Carriere 	.disable = clk_op_disable,
14846b651796SEtienne Carriere 	.get_rate = clk_op_compute_rate,
14856b651796SEtienne Carriere };
14866b651796SEtienne Carriere 
14876b651796SEtienne Carriere static TEE_Result register_stm32mp1_clocks(void)
14886b651796SEtienne Carriere {
14896b651796SEtienne Carriere 	TEE_Result res = TEE_ERROR_GENERIC;
14906b651796SEtienne Carriere 	size_t n = 0;
14916b651796SEtienne Carriere 
14926b651796SEtienne Carriere 	for (n = 0; n < ARRAY_SIZE(stm32mp1_clk); n++) {
14936b651796SEtienne Carriere 		stm32mp1_clk[n].ops = &stm32mp1_clk_ops;
14946b651796SEtienne Carriere 		stm32mp1_clk[n].name = clk_op_get_name(stm32mp1_clk + n);
14956b651796SEtienne Carriere 		refcount_set(&stm32mp1_clk[n].enabled_count, 0);
14966b651796SEtienne Carriere 
14976b651796SEtienne Carriere 		res = clk_register(stm32mp1_clk + n);
14986b651796SEtienne Carriere 		if (res)
14996b651796SEtienne Carriere 			return res;
15006b651796SEtienne Carriere 	}
15016b651796SEtienne Carriere 
15026b651796SEtienne Carriere 	return TEE_SUCCESS;
15036b651796SEtienne Carriere }
15046b651796SEtienne Carriere 
15056b651796SEtienne Carriere #ifdef CFG_DRIVERS_CLK_DT
15066b651796SEtienne Carriere static struct clk *stm32mp1_clk_dt_get_clk(struct dt_driver_phandle_args *pargs,
15076b651796SEtienne Carriere 					   void *data __unused, TEE_Result *res)
15086b651796SEtienne Carriere {
15096b651796SEtienne Carriere 	unsigned long clock_id = pargs->args[0];
15106b651796SEtienne Carriere 	struct clk *clk = NULL;
15116b651796SEtienne Carriere 
15126b651796SEtienne Carriere 	*res = TEE_ERROR_BAD_PARAMETERS;
15136b651796SEtienne Carriere 
15146b651796SEtienne Carriere 	if (pargs->args_count != 1)
15156b651796SEtienne Carriere 		return NULL;
15166b651796SEtienne Carriere 
15176b651796SEtienne Carriere 	clk = clock_id_to_clk(clock_id);
15186b651796SEtienne Carriere 	if (!clk)
15196b651796SEtienne Carriere 		return NULL;
15206b651796SEtienne Carriere 
15216b651796SEtienne Carriere 	*res = TEE_SUCCESS;
15226b651796SEtienne Carriere 	return clk;
15236b651796SEtienne Carriere }
15246b651796SEtienne Carriere 
15256b651796SEtienne Carriere /* Non-null reference for compat data */
15266b651796SEtienne Carriere static const uint8_t non_secure_rcc;
15276b651796SEtienne Carriere 
15286b651796SEtienne Carriere static TEE_Result stm32mp1_clock_provider_probe(const void *fdt, int offs,
15296b651796SEtienne Carriere 						const void *compat_data)
15306b651796SEtienne Carriere {
15316b651796SEtienne Carriere 	TEE_Result res = TEE_ERROR_GENERIC;
15326b651796SEtienne Carriere 
15336b651796SEtienne Carriere 	if (compat_data == &non_secure_rcc)
15346b651796SEtienne Carriere 		disable_rcc_tzen();
15356b651796SEtienne Carriere 	else
15366b651796SEtienne Carriere 		enable_rcc_tzen();
15376b651796SEtienne Carriere 
15386b651796SEtienne Carriere 	res = stm32mp1_clk_fdt_init(fdt, offs);
15396b651796SEtienne Carriere 	if (res) {
15406b651796SEtienne Carriere 		EMSG("Failed to initialize clocks from DT: %#"PRIx32, res);
15416b651796SEtienne Carriere 		panic();
15426b651796SEtienne Carriere 	}
15436b651796SEtienne Carriere 
15446b651796SEtienne Carriere 	res = register_stm32mp1_clocks();
15456b651796SEtienne Carriere 	if (res) {
15466b651796SEtienne Carriere 		EMSG("Failed to register clocks: %#"PRIx32, res);
15476b651796SEtienne Carriere 		panic();
15486b651796SEtienne Carriere 	}
15496b651796SEtienne Carriere 
15506b651796SEtienne Carriere 	res = clk_dt_register_clk_provider(fdt, offs, stm32mp1_clk_dt_get_clk,
15516b651796SEtienne Carriere 					   NULL);
15526b651796SEtienne Carriere 	if (res) {
15536b651796SEtienne Carriere 		EMSG("Failed to register clock provider: %#"PRIx32, res);
15546b651796SEtienne Carriere 		panic();
15556b651796SEtienne Carriere 	}
15566b651796SEtienne Carriere 
15576b651796SEtienne Carriere 	enable_static_secure_clocks();
15586b651796SEtienne Carriere 
15596b651796SEtienne Carriere 	return TEE_SUCCESS;
15606b651796SEtienne Carriere }
15616b651796SEtienne Carriere 
15626b651796SEtienne Carriere static const struct dt_device_match stm32mp1_clock_match_table[] = {
15636b651796SEtienne Carriere 	{  .compatible = "st,stm32mp1-rcc", .compat_data = &non_secure_rcc, },
15646b651796SEtienne Carriere 	{  .compatible = "st,stm32mp1-rcc-secure", },
15656b651796SEtienne Carriere 	{ }
15666b651796SEtienne Carriere };
15676b651796SEtienne Carriere 
15686b651796SEtienne Carriere DEFINE_DT_DRIVER(stm32mp1_clock_dt_driver) = {
15696b651796SEtienne Carriere 	.name = "stm32mp1_clock",
15706b651796SEtienne Carriere 	.type = DT_DRIVER_CLK,
15716b651796SEtienne Carriere 	.match_table = stm32mp1_clock_match_table,
15726b651796SEtienne Carriere 	.probe = stm32mp1_clock_provider_probe,
15736b651796SEtienne Carriere };
15746b651796SEtienne Carriere #else /*CFG_DRIVERS_CLK_DT*/
15756b651796SEtienne Carriere static TEE_Result stm32mp1_clk_early_init(void)
15766b651796SEtienne Carriere {
15776b651796SEtienne Carriere 	TEE_Result __maybe_unused res = TEE_ERROR_GENERIC;
15786b651796SEtienne Carriere 
15796b651796SEtienne Carriere 	res = register_stm32mp1_clocks();
15806b651796SEtienne Carriere 	if (res) {
15816b651796SEtienne Carriere 		EMSG("Failed to register clocks: %#"PRIx32, res);
15826b651796SEtienne Carriere 		panic();
15836b651796SEtienne Carriere 	}
15846b651796SEtienne Carriere 
15856b651796SEtienne Carriere 	enable_static_secure_clocks();
15866b651796SEtienne Carriere 
15876b651796SEtienne Carriere 	return TEE_SUCCESS;
15886b651796SEtienne Carriere }
15896b651796SEtienne Carriere 
15906b651796SEtienne Carriere service_init(stm32mp1_clk_early_init);
15916b651796SEtienne Carriere #endif /*CFG_DRIVERS_CLK_DT*/
1592