1*1bb92983SJerome Forissier // SPDX-License-Identifier: BSD-2-Clause 2e20d1bceSAkshay Bhat /* 3e20d1bceSAkshay Bhat * Copyright (C) 2017 Timesys Corporation 4e20d1bceSAkshay Bhat * All rights reserved. 5e20d1bceSAkshay Bhat * 6e20d1bceSAkshay Bhat * Redistribution and use in source and binary forms, with or without 7e20d1bceSAkshay Bhat * modification, are permitted provided that the following conditions are met: 8e20d1bceSAkshay Bhat * 9e20d1bceSAkshay Bhat * 1. Redistributions of source code must retain the above copyright notice, 10e20d1bceSAkshay Bhat * this list of conditions and the following disclaimer. 11e20d1bceSAkshay Bhat * 12e20d1bceSAkshay Bhat * 2. Redistributions in binary form must reproduce the above copyright notice, 13e20d1bceSAkshay Bhat * this list of conditions and the following disclaimer in the documentation 14e20d1bceSAkshay Bhat * and/or other materials provided with the distribution. 15e20d1bceSAkshay Bhat * 16e20d1bceSAkshay Bhat * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 17e20d1bceSAkshay Bhat * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18e20d1bceSAkshay Bhat * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19e20d1bceSAkshay Bhat * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 20e20d1bceSAkshay Bhat * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21e20d1bceSAkshay Bhat * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22e20d1bceSAkshay Bhat * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23e20d1bceSAkshay Bhat * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24e20d1bceSAkshay Bhat * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25e20d1bceSAkshay Bhat * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26e20d1bceSAkshay Bhat * POSSIBILITY OF SUCH DAMAGE. 27e20d1bceSAkshay Bhat */ 28e20d1bceSAkshay Bhat 29e20d1bceSAkshay Bhat #include <assert.h> 30e20d1bceSAkshay Bhat #include <drivers/atmel_uart.h> 31e20d1bceSAkshay Bhat #include <io.h> 32e20d1bceSAkshay Bhat #include <keep.h> 33e20d1bceSAkshay Bhat #include <util.h> 34e20d1bceSAkshay Bhat 35e20d1bceSAkshay Bhat /* Register definitions */ 36e20d1bceSAkshay Bhat #define ATMEL_UART_CR 0x0000 /* Control Register */ 37e20d1bceSAkshay Bhat #define ATMEL_UART_MR 0x0004 /* Mode Register */ 38e20d1bceSAkshay Bhat #define ATMEL_UART_IER 0x0008 /* Interrupt Enable Register */ 39e20d1bceSAkshay Bhat #define ATMEL_UART_IDR 0x000c /* Interrupt Disable Register */ 40e20d1bceSAkshay Bhat #define ATMEL_UART_IMR 0x0010 /* Interrupt Mask Register */ 41e20d1bceSAkshay Bhat #define ATMEL_UART_SR 0x0014 /* Status Register */ 42e20d1bceSAkshay Bhat #define ATMEL_SR_RXRDY BIT(0) /* Receiver Ready */ 43e20d1bceSAkshay Bhat #define ATMEL_SR_TXRDY BIT(1) /* Transmitter Ready */ 44e20d1bceSAkshay Bhat #define ATMEL_SR_TXEMPTY BIT(1) /* Transmitter Ready */ 45e20d1bceSAkshay Bhat #define ATMEL_UART_RHR 0x0018 /* Receive Holding Register */ 46e20d1bceSAkshay Bhat #define ATMEL_UART_THR 0x001c /* Transmit Holding Register */ 47e20d1bceSAkshay Bhat #define ATMEL_UART_BRGR 0x0020 /* Baud Rate Generator Register */ 48e20d1bceSAkshay Bhat #define ATMEL_UART_CMPR 0x0024 /* Comparison Register */ 49e20d1bceSAkshay Bhat #define ATMEL_UART_RTOR 0x0028 /* Receiver Time-out Register */ 50e20d1bceSAkshay Bhat #define ATMEL_UART_WPMR 0x00e4 /* Write Protect Mode Register */ 51e20d1bceSAkshay Bhat 52e20d1bceSAkshay Bhat static vaddr_t chip_to_base(struct serial_chip *chip) 53e20d1bceSAkshay Bhat { 54e20d1bceSAkshay Bhat struct atmel_uart_data *pd = 55e20d1bceSAkshay Bhat container_of(chip, struct atmel_uart_data, chip); 56e20d1bceSAkshay Bhat 57e20d1bceSAkshay Bhat return io_pa_or_va(&pd->base); 58e20d1bceSAkshay Bhat } 59e20d1bceSAkshay Bhat 60e20d1bceSAkshay Bhat static void atmel_uart_flush(struct serial_chip *chip) 61e20d1bceSAkshay Bhat { 62e20d1bceSAkshay Bhat vaddr_t base = chip_to_base(chip); 63e20d1bceSAkshay Bhat 64e20d1bceSAkshay Bhat while (!(read32(base + ATMEL_UART_SR) & ATMEL_SR_TXEMPTY)) 65e20d1bceSAkshay Bhat ; 66e20d1bceSAkshay Bhat } 67e20d1bceSAkshay Bhat 68e20d1bceSAkshay Bhat static int atmel_uart_getchar(struct serial_chip *chip) 69e20d1bceSAkshay Bhat { 70e20d1bceSAkshay Bhat vaddr_t base = chip_to_base(chip); 71e20d1bceSAkshay Bhat 72e20d1bceSAkshay Bhat while (read32(base + ATMEL_UART_SR) & ATMEL_SR_RXRDY) 73e20d1bceSAkshay Bhat ; 74e20d1bceSAkshay Bhat 75e20d1bceSAkshay Bhat return read32(base + ATMEL_UART_RHR); 76e20d1bceSAkshay Bhat } 77e20d1bceSAkshay Bhat 78e20d1bceSAkshay Bhat static void atmel_uart_putc(struct serial_chip *chip, int ch) 79e20d1bceSAkshay Bhat { 80e20d1bceSAkshay Bhat vaddr_t base = chip_to_base(chip); 81e20d1bceSAkshay Bhat 82e20d1bceSAkshay Bhat while (!(read32(base + ATMEL_UART_SR) & ATMEL_SR_TXRDY)) 83e20d1bceSAkshay Bhat ; 84e20d1bceSAkshay Bhat 85e20d1bceSAkshay Bhat write32(ch, base + ATMEL_UART_THR); 86e20d1bceSAkshay Bhat } 87e20d1bceSAkshay Bhat 88e20d1bceSAkshay Bhat static const struct serial_ops atmel_uart_ops = { 89e20d1bceSAkshay Bhat .flush = atmel_uart_flush, 90e20d1bceSAkshay Bhat .getchar = atmel_uart_getchar, 91e20d1bceSAkshay Bhat .putc = atmel_uart_putc, 92e20d1bceSAkshay Bhat }; 93e20d1bceSAkshay Bhat 94e20d1bceSAkshay Bhat void atmel_uart_init(struct atmel_uart_data *pd, paddr_t base) 95e20d1bceSAkshay Bhat { 96e20d1bceSAkshay Bhat pd->base.pa = base; 97e20d1bceSAkshay Bhat pd->chip.ops = &atmel_uart_ops; 98e20d1bceSAkshay Bhat 99e20d1bceSAkshay Bhat /* 100e20d1bceSAkshay Bhat * Do nothing, debug uart share with normal world, 101e20d1bceSAkshay Bhat * everything for uart initialization is done in bootloader. 102e20d1bceSAkshay Bhat */ 103e20d1bceSAkshay Bhat } 104