xref: /optee_os/core/arch/arm/plat-zynqmp/main.c (revision b1469ba0bfd0371eb52bd50f5c52eeda7a8f5f1e)
1 /*
2  * Copyright (c) 2016, Xilinx Inc.
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions are met:
7  *
8  * 1. Redistributions of source code must retain the above copyright notice,
9  * this list of conditions and the following disclaimer.
10  *
11  * 2. Redistributions in binary form must reproduce the above copyright notice,
12  * this list of conditions and the following disclaimer in the documentation
13  * and/or other materials provided with the distribution.
14  *
15  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
19  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
20  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
21  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
22  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
23  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
24  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25  * POSSIBILITY OF SUCH DAMAGE.
26  */
27 
28 #include <platform_config.h>
29 
30 #include <stdint.h>
31 #include <string.h>
32 
33 #include <drivers/gic.h>
34 #include <drivers/cdns_uart.h>
35 
36 #include <arm.h>
37 #include <console.h>
38 #include <kernel/generic_boot.h>
39 #include <kernel/pm_stubs.h>
40 #include <kernel/misc.h>
41 #include <kernel/tee_time.h>
42 #include <mm/core_memprot.h>
43 #include <tee/entry_fast.h>
44 #include <tee/entry_std.h>
45 #include <trace.h>
46 
47 static void main_fiq(void);
48 static struct gic_data gic_data;
49 static struct cdns_uart_data console_data;
50 
51 register_phys_mem(MEM_AREA_IO_SEC,
52 		  ROUNDDOWN(CONSOLE_UART_BASE, CORE_MMU_DEVICE_SIZE),
53 		  CORE_MMU_DEVICE_SIZE);
54 
55 register_phys_mem(MEM_AREA_IO_SEC,
56 		  ROUNDDOWN(GIC_BASE, CORE_MMU_DEVICE_SIZE),
57 		  CORE_MMU_DEVICE_SIZE);
58 
59 register_phys_mem(MEM_AREA_IO_SEC,
60 		  ROUNDDOWN(GIC_BASE + GICD_OFFSET, CORE_MMU_DEVICE_SIZE),
61 		  CORE_MMU_DEVICE_SIZE);
62 
63 static const struct thread_handlers handlers = {
64 	.std_smc = tee_entry_std,
65 	.fast_smc = tee_entry_fast,
66 	.nintr = main_fiq,
67 #if defined(CFG_WITH_ARM_TRUSTED_FW)
68 	.cpu_on = cpu_on_handler,
69 	.cpu_off = pm_do_nothing,
70 	.cpu_suspend = pm_do_nothing,
71 	.cpu_resume = pm_do_nothing,
72 	.system_off = pm_do_nothing,
73 	.system_reset = pm_do_nothing,
74 #else
75 	.cpu_on = pm_panic,
76 	.cpu_off = pm_panic,
77 	.cpu_suspend = pm_panic,
78 	.cpu_resume = pm_panic,
79 	.system_off = pm_panic,
80 	.system_reset = pm_panic,
81 #endif
82 };
83 
84 const struct thread_handlers *generic_boot_get_handlers(void)
85 {
86 	return &handlers;
87 }
88 
89 void main_init_gic(void)
90 {
91 	vaddr_t gicc_base, gicd_base;
92 
93 	gicc_base = (vaddr_t)phys_to_virt(GIC_BASE + GICC_OFFSET,
94 					  MEM_AREA_IO_SEC);
95 	gicd_base = (vaddr_t)phys_to_virt(GIC_BASE + GICD_OFFSET,
96 					  MEM_AREA_IO_SEC);
97 	/* On ARMv8, GIC configuration is initialized in ARM-TF */
98 	gic_init_base_addr(&gic_data, gicc_base, gicd_base);
99 }
100 
101 static void main_fiq(void)
102 {
103 	gic_it_handle(&gic_data);
104 }
105 
106 void console_init(void)
107 {
108 	cdns_uart_init(&console_data, CONSOLE_UART_BASE,
109 		       CONSOLE_UART_CLK_IN_HZ, CONSOLE_BAUDRATE);
110 	register_serial_console(&console_data.chip);
111 }
112