1 // SPDX-License-Identifier: BSD-2-Clause 2 /* 3 * Copyright (c) 2016, Xilinx Inc. 4 * All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions are met: 8 * 9 * 1. Redistributions of source code must retain the above copyright notice, 10 * this list of conditions and the following disclaimer. 11 * 12 * 2. Redistributions in binary form must reproduce the above copyright notice, 13 * this list of conditions and the following disclaimer in the documentation 14 * and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 20 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26 * POSSIBILITY OF SUCH DAMAGE. 27 */ 28 29 #include <platform_config.h> 30 31 #include <stdint.h> 32 #include <string.h> 33 34 #include <drivers/gic.h> 35 #include <drivers/cdns_uart.h> 36 37 #include <arm.h> 38 #include <console.h> 39 #include <kernel/boot.h> 40 #include <kernel/interrupt.h> 41 #include <kernel/misc.h> 42 #include <kernel/tee_time.h> 43 #include <mm/core_memprot.h> 44 #include <trace.h> 45 46 static struct gic_data gic_data; 47 static struct cdns_uart_data console_data; 48 49 register_phys_mem_pgdir(MEM_AREA_IO_SEC, 50 ROUNDDOWN(CONSOLE_UART_BASE, CORE_MMU_PGDIR_SIZE), 51 CORE_MMU_PGDIR_SIZE); 52 53 register_phys_mem_pgdir(MEM_AREA_IO_SEC, 54 ROUNDDOWN(GIC_BASE, CORE_MMU_PGDIR_SIZE), 55 CORE_MMU_PGDIR_SIZE); 56 57 register_phys_mem_pgdir(MEM_AREA_IO_SEC, 58 ROUNDDOWN(GIC_BASE + GICD_OFFSET, CORE_MMU_PGDIR_SIZE), 59 CORE_MMU_PGDIR_SIZE); 60 #if defined(CFG_ZYNQMP_CSU) 61 register_phys_mem_pgdir(MEM_AREA_IO_SEC, CSU_BASE, CSU_SIZE); 62 #endif 63 64 #ifdef DRAM0_BASE 65 register_ddr(DRAM0_BASE, DRAM0_SIZE); 66 #endif 67 68 void main_init_gic(void) 69 { 70 vaddr_t gicc_base, gicd_base; 71 72 gicc_base = (vaddr_t)phys_to_virt(GIC_BASE + GICC_OFFSET, 73 MEM_AREA_IO_SEC, 1); 74 gicd_base = (vaddr_t)phys_to_virt(GIC_BASE + GICD_OFFSET, 75 MEM_AREA_IO_SEC, 1); 76 /* On ARMv8, GIC configuration is initialized in ARM-TF */ 77 gic_init_base_addr(&gic_data, gicc_base, gicd_base); 78 } 79 80 void itr_core_handler(void) 81 { 82 gic_it_handle(&gic_data); 83 } 84 85 void console_init(void) 86 { 87 cdns_uart_init(&console_data, CONSOLE_UART_BASE, 88 CONSOLE_UART_CLK_IN_HZ, CONSOLE_BAUDRATE); 89 register_serial_console(&console_data.chip); 90 } 91