1PLATFORM_FLAVOR ?= zcu102 2 3include core/arch/arm/cpu/cortex-armv8-0.mk 4 5$(call force,CFG_TEE_CORE_NB_CORE,4) 6$(call force,CFG_CDNS_UART,y) 7$(call force,CFG_GIC,y) 8$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y) 9$(call force,CFG_WITH_ARM_TRUSTED_FW,y) 10 11# Disable core ASLR for two reasons: 12# 1. There is no source for ALSR seed, as ATF does not provide a 13# DTB to OP-TEE. Hardware RNG is also not currently supported. 14# 2. OP-TEE does not boot with enabled CFG_CORE_ASLR. 15$(call force,CFG_CORE_ASLR,n) 16 17ifeq ($(CFG_ARM64_core),y) 18$(call force,CFG_WITH_LPAE,y) 19 20# ZynqMP supports up to 40 bits of physical addresses 21CFG_CORE_ARM64_PA_BITS ?= 40 22else 23$(call force,CFG_ARM32_core,y) 24endif 25 26# By default use DT address as specified by Xilinx 27CFG_DT_ADDR ?= 0x100000 28 29CFG_TZDRAM_START ?= 0x60000000 30CFG_TZDRAM_SIZE ?= 0x10000000 31CFG_SHMEM_START ?= 0x70000000 32CFG_SHMEM_SIZE ?= 0x10000000 33 34CFG_WITH_STATS ?= y 35CFG_CRYPTO_WITH_CE ?= y 36 37CFG_ZYNQMP_PM ?= $(CFG_ARM64_core) 38 39ifeq ($(CFG_RPMB_FS),y) 40$(call force,CFG_ZYNQMP_HUK,y,Mandated by CFG_RPMB_FS) 41endif 42 43ifeq ($(CFG_ZYNQMP_HUK),y) 44$(call force,CFG_ZYNQMP_CSU_AES,y,Mandated by CFG_ZYNQMP_HUK) 45$(call force,CFG_ZYNQMP_CSU_PUF,y,Mandated by CFG_ZYNQMP_HUK) 46endif 47 48ifeq ($(CFG_ZYNQMP_CSU_AES),y) 49$(call force,CFG_ZYNQMP_CSUDMA,y,Mandated by CFG_ZYNQMP_CSU_AES) 50$(call force,CFG_DT,y,Mandated by CFG_ZYNQMP_CSU_AES) 51endif 52 53ifneq (,$(filter y, $(CFG_ZYNQMP_CSU_PUF) $(CFG_ZYNQMP_CSUDMA) $(CFG_ZYNQMP_CSU_AES))) 54$(call force,CFG_ZYNQMP_CSU,y,Mandated by CFG_ZYNQMP_CSU* clients) 55endif 56