xref: /optee_os/core/arch/arm/plat-vexpress/main.c (revision f17691b3f6b27866f66636a53685bd3a6f7daa8a)
1 /*
2  * Copyright (c) 2014, STMicroelectronics International N.V.
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions are met:
7  *
8  * 1. Redistributions of source code must retain the above copyright notice,
9  * this list of conditions and the following disclaimer.
10  *
11  * 2. Redistributions in binary form must reproduce the above copyright notice,
12  * this list of conditions and the following disclaimer in the documentation
13  * and/or other materials provided with the distribution.
14  *
15  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
19  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
20  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
21  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
22  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
23  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
24  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25  * POSSIBILITY OF SUCH DAMAGE.
26  */
27 
28 #include <platform_config.h>
29 
30 #include <stdint.h>
31 #include <string.h>
32 
33 #include <drivers/gic.h>
34 #include <drivers/pl011.h>
35 
36 #include <arm.h>
37 #include <kernel/generic_boot.h>
38 #include <kernel/pm_stubs.h>
39 #include <trace.h>
40 #include <kernel/misc.h>
41 #include <kernel/tee_time.h>
42 #include <tee/entry_fast.h>
43 #include <tee/entry_std.h>
44 #include <console.h>
45 
46 static void main_fiq(void);
47 
48 static const struct thread_handlers handlers = {
49 	.std_smc = tee_entry_std,
50 	.fast_smc = tee_entry_fast,
51 	.fiq = main_fiq,
52 #if defined(CFG_WITH_ARM_TRUSTED_FW)
53 	.cpu_on = cpu_on_handler,
54 	.cpu_off = pm_do_nothing,
55 	.cpu_suspend = pm_do_nothing,
56 	.cpu_resume = pm_do_nothing,
57 	.system_off = pm_do_nothing,
58 	.system_reset = pm_do_nothing,
59 #else
60 	.cpu_on = pm_panic,
61 	.cpu_off = pm_panic,
62 	.cpu_suspend = pm_panic,
63 	.cpu_resume = pm_panic,
64 	.system_off = pm_panic,
65 	.system_reset = pm_panic,
66 #endif
67 };
68 
69 const struct thread_handlers *generic_boot_get_handlers(void)
70 {
71 	return &handlers;
72 }
73 
74 #if PLATFORM_FLAVOR_IS(fvp) || PLATFORM_FLAVOR_IS(juno)
75 void main_init_gic(void)
76 {
77 	/*
78 	 * On ARMv8, GIC configuration is initialized in ARM-TF,
79 	 */
80 	gic_init_base_addr(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET);
81 	gic_it_add(IT_CONSOLE_UART);
82 	/* Route FIQ to primary CPU */
83 	gic_it_set_cpu_mask(IT_CONSOLE_UART, gic_it_get_target(0));
84 	gic_it_set_prio(IT_CONSOLE_UART, 0x1);
85 	gic_it_enable(IT_CONSOLE_UART);
86 
87 }
88 #elif PLATFORM_FLAVOR_IS(qemu)
89 void main_init_gic(void)
90 {
91 	/* Initialize GIC */
92 	gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET);
93 	gic_it_add(IT_CONSOLE_UART);
94 	gic_it_set_cpu_mask(IT_CONSOLE_UART, 0x1);
95 	gic_it_set_prio(IT_CONSOLE_UART, 0xff);
96 	gic_it_enable(IT_CONSOLE_UART);
97 }
98 #elif PLATFORM_FLAVOR_IS(qemu_virt)
99 void main_init_gic(void)
100 {
101 	/* Initialize GIC */
102 	gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET);
103 	gic_it_add(IT_CONSOLE_UART);
104 	gic_it_set_cpu_mask(IT_CONSOLE_UART, 0x1);
105 	gic_it_set_prio(IT_CONSOLE_UART, 0x1);
106 	gic_it_enable(IT_CONSOLE_UART);
107 }
108 #endif
109 
110 static void main_fiq(void)
111 {
112 	uint32_t iar;
113 
114 	DMSG("enter");
115 
116 	iar = gic_read_iar();
117 
118 	while (pl011_have_rx_data(CONSOLE_UART_BASE)) {
119 		int ch __maybe_unused = pl011_getchar(CONSOLE_UART_BASE);
120 
121 		DMSG("cpu %zu: got 0x%x", get_core_pos(), ch);
122 	}
123 
124 	gic_write_eoir(iar);
125 
126 	DMSG("return");
127 }
128 
129 void console_init(void)
130 {
131 	pl011_init(CONSOLE_UART_BASE,
132 		   CONSOLE_UART_CLK_IN_HZ,
133 		   CONSOLE_BAUDRATE);
134 }
135 
136 void console_putc(int ch)
137 {
138 	pl011_putc(ch, CONSOLE_UART_BASE);
139 	if (ch == '\n')
140 		pl011_putc('\r', CONSOLE_UART_BASE);
141 }
142 
143 void console_flush(void)
144 {
145 	pl011_flush(CONSOLE_UART_BASE);
146 }
147