xref: /optee_os/core/arch/arm/plat-vexpress/main.c (revision abccd9090fb4e8b9e838ccc5deeac4f7d2c901fb)
1 /*
2  * Copyright (c) 2016, Linaro Limited
3  * Copyright (c) 2014, STMicroelectronics International N.V.
4  * All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions are met:
8  *
9  * 1. Redistributions of source code must retain the above copyright notice,
10  * this list of conditions and the following disclaimer.
11  *
12  * 2. Redistributions in binary form must reproduce the above copyright notice,
13  * this list of conditions and the following disclaimer in the documentation
14  * and/or other materials provided with the distribution.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
20  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26  * POSSIBILITY OF SUCH DAMAGE.
27  */
28 
29 #include <platform_config.h>
30 
31 #include <stdint.h>
32 #include <string.h>
33 
34 #include <drivers/gic.h>
35 #include <drivers/pl011.h>
36 #include <drivers/tzc400.h>
37 
38 #include <arm.h>
39 #include <kernel/generic_boot.h>
40 #include <kernel/pm_stubs.h>
41 #include <trace.h>
42 #include <kernel/misc.h>
43 #include <kernel/panic.h>
44 #include <kernel/tee_time.h>
45 #include <tee/entry_fast.h>
46 #include <tee/entry_std.h>
47 #include <mm/core_memprot.h>
48 #include <mm/core_mmu.h>
49 #include <console.h>
50 #include <keep.h>
51 #include <initcall.h>
52 
53 static void main_fiq(void);
54 
55 static const struct thread_handlers handlers = {
56 	.std_smc = tee_entry_std,
57 	.fast_smc = tee_entry_fast,
58 	.nintr = main_fiq,
59 #if defined(CFG_WITH_ARM_TRUSTED_FW)
60 	.cpu_on = cpu_on_handler,
61 	.cpu_off = pm_do_nothing,
62 	.cpu_suspend = pm_do_nothing,
63 	.cpu_resume = pm_do_nothing,
64 	.system_off = pm_do_nothing,
65 	.system_reset = pm_do_nothing,
66 #else
67 	.cpu_on = pm_panic,
68 	.cpu_off = pm_panic,
69 	.cpu_suspend = pm_panic,
70 	.cpu_resume = pm_panic,
71 	.system_off = pm_panic,
72 	.system_reset = pm_panic,
73 #endif
74 };
75 
76 static struct gic_data gic_data;
77 static struct pl011_data console_data;
78 
79 #if defined(PLATFORM_FLAVOR_fvp)
80 register_phys_mem(MEM_AREA_RAM_SEC, TZCDRAM_BASE, TZCDRAM_SIZE);
81 #endif
82 register_phys_mem(MEM_AREA_IO_SEC, CONSOLE_UART_BASE, PL011_REG_SIZE);
83 register_nsec_ddr(DRAM0_BASE, DRAM0_SIZE);
84 
85 const struct thread_handlers *generic_boot_get_handlers(void)
86 {
87 	return &handlers;
88 }
89 
90 #ifdef GIC_BASE
91 
92 register_phys_mem(MEM_AREA_IO_SEC, GICD_BASE, GIC_DIST_REG_SIZE);
93 register_phys_mem(MEM_AREA_IO_SEC, GICC_BASE, GIC_DIST_REG_SIZE);
94 
95 void main_init_gic(void)
96 {
97 	vaddr_t gicc_base;
98 	vaddr_t gicd_base;
99 
100 	gicc_base = (vaddr_t)phys_to_virt(GIC_BASE + GICC_OFFSET,
101 					  MEM_AREA_IO_SEC);
102 	gicd_base = (vaddr_t)phys_to_virt(GIC_BASE + GICD_OFFSET,
103 					  MEM_AREA_IO_SEC);
104 	if (!gicc_base || !gicd_base)
105 		panic();
106 
107 #if defined(PLATFORM_FLAVOR_fvp) || defined(PLATFORM_FLAVOR_juno) || \
108 	defined(PLATFORM_FLAVOR_qemu_armv8a)
109 	/* On ARMv8, GIC configuration is initialized in ARM-TF */
110 	gic_init_base_addr(&gic_data, gicc_base, gicd_base);
111 #else
112 	/* Initialize GIC */
113 	gic_init(&gic_data, gicc_base, gicd_base);
114 #endif
115 	itr_init(&gic_data.chip);
116 }
117 #endif
118 
119 static void main_fiq(void)
120 {
121 	gic_it_handle(&gic_data);
122 }
123 
124 void console_init(void)
125 {
126 	pl011_init(&console_data, CONSOLE_UART_BASE, CONSOLE_UART_CLK_IN_HZ,
127 		   CONSOLE_BAUDRATE);
128 	register_serial_console(&console_data.chip);
129 }
130 
131 #ifdef IT_CONSOLE_UART
132 static enum itr_return console_itr_cb(struct itr_handler *h __unused)
133 {
134 	struct serial_chip *cons = &console_data.chip;
135 
136 	while (cons->ops->have_rx_data(cons)) {
137 		int ch __maybe_unused = cons->ops->getchar(cons);
138 
139 		DMSG("cpu %zu: got 0x%x", get_core_pos(), ch);
140 	}
141 	return ITRR_HANDLED;
142 }
143 
144 static struct itr_handler console_itr = {
145 	.it = IT_CONSOLE_UART,
146 	.flags = ITRF_TRIGGER_LEVEL,
147 	.handler = console_itr_cb,
148 };
149 KEEP_PAGER(console_itr);
150 
151 static TEE_Result init_console_itr(void)
152 {
153 	itr_add(&console_itr);
154 	itr_enable(IT_CONSOLE_UART);
155 	return TEE_SUCCESS;
156 }
157 driver_init(init_console_itr);
158 #endif
159 
160 #ifdef CFG_TZC400
161 register_phys_mem(MEM_AREA_IO_SEC, TZC400_BASE, TZC400_REG_SIZE);
162 
163 static TEE_Result init_tzc400(void)
164 {
165 	void *va;
166 
167 	DMSG("Initializing TZC400");
168 
169 	va = phys_to_virt(TZC400_BASE, MEM_AREA_IO_SEC);
170 	if (!va) {
171 		EMSG("TZC400 not mapped");
172 		panic();
173 	}
174 
175 	tzc_init((vaddr_t)va);
176 	tzc_dump_state();
177 
178 	return TEE_SUCCESS;
179 }
180 
181 service_init(init_tzc400);
182 #endif /*CFG_TZC400*/
183