1 // SPDX-License-Identifier: BSD-2-Clause 2 /* 3 * Copyright (c) 2015, Linaro Limited 4 * All rights reserved. 5 */ 6 7 #include <platform_config.h> 8 #include <console.h> 9 #include <stdint.h> 10 #include <string.h> 11 #include <assert.h> 12 #include <drivers/gic.h> 13 #include <drivers/serial8250_uart.h> 14 #include <arm.h> 15 #include <kernel/generic_boot.h> 16 #include <kernel/panic.h> 17 #include <kernel/pm_stubs.h> 18 #include <trace.h> 19 #include <kernel/misc.h> 20 #include <kernel/mutex.h> 21 #include <kernel/tee_time.h> 22 #include <kernel/tee_common_otp.h> 23 #include <mm/core_mmu.h> 24 #include <mm/core_memprot.h> 25 #include <tee/entry_std.h> 26 #include <tee/entry_fast.h> 27 #include <console.h> 28 #include <sm/sm.h> 29 30 #define PLAT_HW_UNIQUE_KEY_LENGTH 32 31 32 static struct gic_data gic_data; 33 static struct serial8250_uart_data console_data; 34 static uint8_t plat_huk[PLAT_HW_UNIQUE_KEY_LENGTH]; 35 36 register_phys_mem(MEM_AREA_RAM_SEC, TZDRAM_BASE, CFG_TEE_RAM_VA_SIZE); 37 register_phys_mem(MEM_AREA_IO_SEC, SECRAM_BASE, SECRAM_SIZE); 38 register_phys_mem(MEM_AREA_IO_SEC, GICC_BASE, GICC_SIZE); 39 register_phys_mem(MEM_AREA_IO_SEC, GICD_BASE, GICD_SIZE); 40 register_phys_mem(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE, 41 SERIAL8250_UART_REG_SIZE); 42 43 void main_init_gic(void) 44 { 45 vaddr_t gicc_base; 46 vaddr_t gicd_base; 47 48 gicc_base = (vaddr_t)phys_to_virt(GICC_BASE, MEM_AREA_IO_SEC); 49 gicd_base = (vaddr_t)phys_to_virt(GICD_BASE, MEM_AREA_IO_SEC); 50 51 if (!gicc_base || !gicd_base) 52 panic(); 53 54 gic_init(&gic_data, gicc_base, gicd_base); 55 itr_init(&gic_data.chip); 56 } 57 58 void main_secondary_init_gic(void) 59 { 60 gic_cpu_init(&gic_data); 61 } 62 63 static void main_fiq(void) 64 { 65 gic_it_handle(&gic_data); 66 } 67 68 static const struct thread_handlers handlers = { 69 .std_smc = tee_entry_std, 70 .fast_smc = tee_entry_fast, 71 .nintr = main_fiq, 72 .cpu_on = pm_panic, 73 .cpu_off = pm_panic, 74 .cpu_suspend = pm_panic, 75 .cpu_resume = pm_panic, 76 .system_off = pm_panic, 77 .system_reset = pm_panic, 78 }; 79 80 const struct thread_handlers *generic_boot_get_handlers(void) 81 { 82 return &handlers; 83 } 84 85 struct plat_nsec_ctx { 86 uint32_t usr_sp; 87 uint32_t usr_lr; 88 uint32_t svc_sp; 89 uint32_t svc_lr; 90 uint32_t svc_spsr; 91 uint32_t abt_sp; 92 uint32_t abt_lr; 93 uint32_t abt_spsr; 94 uint32_t und_sp; 95 uint32_t und_lr; 96 uint32_t und_spsr; 97 uint32_t irq_sp; 98 uint32_t irq_lr; 99 uint32_t irq_spsr; 100 uint32_t fiq_sp; 101 uint32_t fiq_lr; 102 uint32_t fiq_spsr; 103 uint32_t fiq_rx[5]; 104 uint32_t mon_lr; 105 uint32_t mon_spsr; 106 }; 107 108 struct plat_boot_args { 109 struct plat_nsec_ctx nsec_ctx; 110 uint8_t huk[PLAT_HW_UNIQUE_KEY_LENGTH]; 111 }; 112 113 void init_sec_mon(unsigned long nsec_entry) 114 { 115 struct plat_boot_args *plat_boot_args; 116 struct sm_nsec_ctx *nsec_ctx; 117 118 plat_boot_args = phys_to_virt(nsec_entry, MEM_AREA_IO_SEC); 119 if (!plat_boot_args) 120 panic(); 121 122 /* Invalidate cache to fetch data from external memory */ 123 cache_op_inner(DCACHE_AREA_INVALIDATE, 124 plat_boot_args, sizeof(*plat_boot_args)); 125 126 /* Initialize secure monitor */ 127 nsec_ctx = sm_get_nsec_ctx(); 128 129 nsec_ctx->mode_regs.usr_sp = plat_boot_args->nsec_ctx.usr_sp; 130 nsec_ctx->mode_regs.usr_lr = plat_boot_args->nsec_ctx.usr_lr; 131 nsec_ctx->mode_regs.irq_spsr = plat_boot_args->nsec_ctx.irq_spsr; 132 nsec_ctx->mode_regs.irq_sp = plat_boot_args->nsec_ctx.irq_sp; 133 nsec_ctx->mode_regs.irq_lr = plat_boot_args->nsec_ctx.irq_lr; 134 nsec_ctx->mode_regs.svc_spsr = plat_boot_args->nsec_ctx.svc_spsr; 135 nsec_ctx->mode_regs.svc_sp = plat_boot_args->nsec_ctx.svc_sp; 136 nsec_ctx->mode_regs.svc_lr = plat_boot_args->nsec_ctx.svc_lr; 137 nsec_ctx->mode_regs.abt_spsr = plat_boot_args->nsec_ctx.abt_spsr; 138 nsec_ctx->mode_regs.abt_sp = plat_boot_args->nsec_ctx.abt_sp; 139 nsec_ctx->mode_regs.abt_lr = plat_boot_args->nsec_ctx.abt_lr; 140 nsec_ctx->mode_regs.und_spsr = plat_boot_args->nsec_ctx.und_spsr; 141 nsec_ctx->mode_regs.und_sp = plat_boot_args->nsec_ctx.und_sp; 142 nsec_ctx->mode_regs.und_lr = plat_boot_args->nsec_ctx.und_lr; 143 nsec_ctx->mon_lr = plat_boot_args->nsec_ctx.mon_lr; 144 nsec_ctx->mon_spsr = plat_boot_args->nsec_ctx.mon_spsr; 145 146 memcpy(plat_huk, plat_boot_args->huk, sizeof(plat_boot_args->huk)); 147 } 148 149 void console_init(void) 150 { 151 serial8250_uart_init(&console_data, CONSOLE_UART_BASE, 152 CONSOLE_UART_CLK_IN_HZ, CONSOLE_BAUDRATE); 153 register_serial_console(&console_data.chip); 154 } 155 156 #if defined(CFG_OTP_SUPPORT) 157 158 void tee_otp_get_hw_unique_key(struct tee_hw_unique_key *hwkey) 159 { 160 memcpy(&hwkey->data[0], &plat_huk[0], sizeof(hwkey->data)); 161 } 162 163 #endif 164