xref: /optee_os/core/arch/arm/plat-synquacer/main.c (revision 67e55c51c9149ea549664b3981ad9032dcf4ce7f)
1 // SPDX-License-Identifier: BSD-2-Clause
2 /*
3  * Copyright (c) 2018, Linaro Limited
4  */
5 
6 #include <arm.h>
7 #include <console.h>
8 #include <drivers/gic.h>
9 #include <drivers/pl011.h>
10 #include <io.h>
11 #include <kernel/boot.h>
12 #include <kernel/interrupt.h>
13 #include <kernel/misc.h>
14 #include <kernel/panic.h>
15 #include <kernel/thread.h>
16 #include <kernel/timer.h>
17 #include <mm/core_memprot.h>
18 #include <platform_config.h>
19 #include <sm/optee_smc.h>
20 
21 #include "synquacer_rng_pta.h"
22 
23 static struct pl011_data console_data;
24 
25 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE,
26 			CORE_MMU_PGDIR_SIZE);
27 register_phys_mem_pgdir(MEM_AREA_IO_SEC, GIC_BASE, CORE_MMU_PGDIR_SIZE);
28 register_phys_mem_pgdir(MEM_AREA_IO_SEC, THERMAL_SENSOR_BASE,
29 			CORE_MMU_PGDIR_SIZE);
30 
31 void console_init(void)
32 {
33 	pl011_init(&console_data, CONSOLE_UART_BASE, CONSOLE_UART_CLK_IN_HZ,
34 		   CONSOLE_BAUDRATE);
35 	register_serial_console(&console_data.chip);
36 }
37 
38 void main_init_gic(void)
39 {
40 	/* On ARMv8-A, GIC configuration is initialized in TF-A */
41 	gic_init_base_addr(0, GIC_BASE + GICD_OFFSET);
42 }
43 
44 static enum itr_return timer_itr_cb(struct itr_handler *h __unused)
45 {
46 	/* Reset timer for next FIQ */
47 	generic_timer_handler(TIMER_PERIOD_MS);
48 
49 	/* Collect entropy on each timer FIQ */
50 	rng_collect_entropy();
51 
52 	return ITRR_HANDLED;
53 }
54 
55 static struct itr_handler timer_itr = {
56 	.it = IT_SEC_TIMER,
57 	.flags = ITRF_TRIGGER_LEVEL,
58 	.handler = timer_itr_cb,
59 };
60 
61 static TEE_Result init_timer_itr(void)
62 {
63 	itr_add(&timer_itr);
64 	itr_enable(IT_SEC_TIMER);
65 
66 	/* Enable timer FIQ to fetch entropy required during boot */
67 	generic_timer_start(TIMER_PERIOD_MS);
68 
69 	return TEE_SUCCESS;
70 }
71 driver_init(init_timer_itr);
72