1# 1GB and 512MB DDR targets do not locate secure DDR at the same place. 2flavor_dts_file-157A_DHCOR_AVENGER96 = stm32mp157a-dhcor-avenger96.dts 3flavor_dts_file-157A_DK1 = stm32mp157a-dk1.dts 4flavor_dts_file-157C_DHCOM_PDK2 = stm32mp157c-dhcom-pdk2.dts 5flavor_dts_file-157C_DK2 = stm32mp157c-dk2.dts 6flavor_dts_file-157C_ED1 = stm32mp157c-ed1.dts 7flavor_dts_file-157C_EV1 = stm32mp157c-ev1.dts 8 9flavor_dts_file-135F_DK = stm32mp135f-dk.dts 10 11flavorlist-cryp-512M = $(flavor_dts_file-157C_DK2) \ 12 $(flavor_dts_file-135F_DK) 13 14flavorlist-no_cryp-512M = $(flavor_dts_file-157A_DK1) 15 16flavorlist-cryp-1G = $(flavor_dts_file-157C_DHCOM_PDK2) \ 17 $(flavor_dts_file-157C_ED1) \ 18 $(flavor_dts_file-157C_EV1) 19 20flavorlist-no_cryp-1G = $(flavor_dts_file-157A_DHCOR_AVENGER96) 21 22flavorlist-no_cryp = $(flavorlist-no_cryp-512M) \ 23 $(flavorlist-no_cryp-1G) 24 25flavorlist-512M = $(flavorlist-cryp-512M) \ 26 $(flavorlist-no_cryp-512M) 27 28flavorlist-1G = $(flavorlist-cryp-1G) \ 29 $(flavorlist-no_cryp-1G) 30 31flavorlist-MP15 = $(flavor_dts_file-157A_DHCOR_AVENGER96) \ 32 $(flavor_dts_file-157A_DK1) \ 33 $(flavor_dts_file-157C_DHCOM_PDK2) \ 34 $(flavor_dts_file-157C_DK2) \ 35 $(flavor_dts_file-157C_ED1) \ 36 $(flavor_dts_file-157C_EV1) 37 38flavorlist-MP13 = $(flavor_dts_file-135F_DK) 39 40ifneq ($(PLATFORM_FLAVOR),) 41ifeq ($(flavor_dts_file-$(PLATFORM_FLAVOR)),) 42$(error Invalid platform flavor $(PLATFORM_FLAVOR)) 43endif 44CFG_EMBED_DTB_SOURCE_FILE ?= $(flavor_dts_file-$(PLATFORM_FLAVOR)) 45endif 46CFG_EMBED_DTB_SOURCE_FILE ?= stm32mp157c-dk2.dts 47 48ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_cryp)),) 49$(call force,CFG_STM32_CRYP,n) 50endif 51 52ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_rng)),) 53$(call force,CFG_HWRNG_PTA,n) 54$(call force,CFG_WITH_SOFTWARE_PRNG,y) 55endif 56 57ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP13)),) 58$(call force,CFG_STM32MP13,y) 59endif 60 61ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP15)),) 62$(call force,CFG_STM32MP15,y) 63endif 64 65# CFG_STM32MP1x switches are exclusive. 66# - CFG_STM32MP15 is enabled for STM32MP15x-* targets (default) 67# - CFG_STM32MP13 is enabled for STM32MP13x-* targets 68ifeq ($(CFG_STM32MP13),y) 69$(call force,CFG_STM32MP15,n) 70else 71$(call force,CFG_STM32MP15,y) 72$(call force,CFG_STM32MP13,n) 73endif 74ifeq ($(call cfg-one-enabled,CFG_STM32MP15 CFG_STM32MP13),n) 75$(error One of CFG_STM32MP15 CFG_STM32MP13 must be enabled) 76endif 77ifeq ($(call cfg-all-enabled,CFG_STM32MP15 CFG_STM32MP13),y) 78$(error Only one of CFG_STM32MP15 CFG_STM32MP13 must be enabled) 79endif 80 81include core/arch/arm/cpu/cortex-a7.mk 82 83$(call force,CFG_DRIVERS_CLK,y) 84$(call force,CFG_DRIVERS_CLK_DT,y) 85$(call force,CFG_GIC,y) 86$(call force,CFG_INIT_CNTVOFF,y) 87$(call force,CFG_PSCI_ARM32,y) 88$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y) 89$(call force,CFG_SM_PLATFORM_HANDLER,y) 90$(call force,CFG_STM32_SHARED_IO,y) 91 92ifeq ($(CFG_STM32MP13),y) 93$(call force,CFG_BOOT_SECONDARY_REQUEST,n) 94$(call force,CFG_CORE_RESERVED_SHM,n) 95$(call force,CFG_DRIVERS_CLK_FIXED,y) 96$(call force,CFG_SECONDARY_INIT_CNTFRQ,n) 97$(call force,CFG_STM32_GPIO,y) 98$(call force,CFG_STM32MP_CLK_CORE,y) 99$(call force,CFG_STM32MP1_SHARED_RESOURCES,n) 100$(call force,CFG_STM32MP13_CLK,y) 101$(call force,CFG_TEE_CORE_NB_CORE,1) 102$(call force,CFG_WITH_NSEC_GPIOS,n) 103CFG_EXTERNAL_DT ?= n 104CFG_STM32MP_OPP_COUNT ?= 2 105CFG_WITH_PAGER ?= n 106endif # CFG_STM32MP13 107 108ifeq ($(CFG_STM32MP15),y) 109$(call force,CFG_BOOT_SECONDARY_REQUEST,y) 110$(call force,CFG_DRIVERS_CLK_FIXED,n) 111$(call force,CFG_SECONDARY_INIT_CNTFRQ,y) 112$(call force,CFG_STM32MP1_SHARED_RESOURCES,y) 113$(call force,CFG_STM32MP15_CLK,y) 114CFG_CORE_RESERVED_SHM ?= y 115CFG_EXTERNAL_DT ?= y 116CFG_STM32_BSEC_SIP ?= y 117CFG_TEE_CORE_NB_CORE ?= 2 118CFG_WITH_PAGER ?= y 119CFG_WITH_SOFTWARE_PRNG ?= y 120endif # CFG_STM32MP15 121 122CFG_WITH_LPAE ?= y 123CFG_MMAP_REGIONS ?= 23 124CFG_DTB_MAX_SIZE ?= (256 * 1024) 125CFG_CORE_ASLR ?= n 126 127ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-512M)),) 128CFG_TZDRAM_START ?= 0xde000000 129CFG_DRAM_SIZE ?= 0x20000000 130endif 131 132CFG_DRAM_BASE ?= 0xc0000000 133CFG_DRAM_SIZE ?= 0x40000000 134CFG_STM32MP1_SCMI_SHM_BASE ?= 0x2ffff000 135CFG_STM32MP1_SCMI_SHM_SIZE ?= 0x00001000 136ifeq ($(CFG_STM32MP15),y) 137CFG_TZDRAM_START ?= 0xfe000000 138ifeq ($(CFG_CORE_RESERVED_SHM),y) 139CFG_TZDRAM_SIZE ?= 0x01e00000 140else 141CFG_TZDRAM_SIZE ?= 0x02000000 142endif 143CFG_TZSRAM_START ?= 0x2ffc0000 144CFG_TZSRAM_SIZE ?= 0x0003f000 145ifeq ($(CFG_CORE_RESERVED_SHM),y) 146CFG_SHMEM_START ?= ($(CFG_TZDRAM_START) + $(CFG_TZDRAM_SIZE)) 147CFG_SHMEM_SIZE ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_SHMEM_START)) 148endif 149else 150CFG_TZDRAM_SIZE ?= 0x02000000 151CFG_TZDRAM_START ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_TZDRAM_SIZE)) 152endif #CFG_STM32MP15 153 154CFG_STM32_BSEC ?= y 155CFG_STM32_CRYP ?= y 156CFG_STM32_ETZPC ?= y 157CFG_STM32_GPIO ?= y 158CFG_STM32_I2C ?= y 159CFG_STM32_IWDG ?= y 160CFG_STM32_RNG ?= y 161CFG_STM32_RSTCTRL ?= y 162CFG_STM32_TAMP ?= y 163CFG_STM32_UART ?= y 164CFG_STPMIC1 ?= y 165CFG_TZC400 ?= y 166 167CFG_WITH_SOFTWARE_PRNG ?= n 168ifneq ($(CFG_WITH_SOFTWARE_PRNG),y) 169$(call force,CFG_STM32_RNG,y,Required by HW RNG when CFG_WITH_SOFTWARE_PRNG=n) 170endif 171 172ifeq ($(CFG_STPMIC1),y) 173$(call force,CFG_STM32_I2C,y) 174$(call force,CFG_STM32_GPIO,y) 175endif 176 177# if any crypto driver is enabled, enable the crypto-framework layer 178ifeq ($(call cfg-one-enabled, CFG_STM32_CRYP),y) 179$(call force,CFG_STM32_CRYPTO_DRIVER,y) 180endif 181 182CFG_DRIVERS_RSTCTRL ?= $(CFG_STM32_RSTCTRL) 183$(eval $(call cfg-depends-all,CFG_STM32_RSTCTRL,CFG_DRIVERS_RSTCTRL)) 184 185CFG_WDT ?= $(CFG_STM32_IWDG) 186 187# Platform specific configuration 188CFG_STM32MP_PANIC_ON_TZC_PERM_VIOLATION ?= y 189 190# Default enable scmi-msg server if SCP-firmware SCMI server is disabled 191ifneq ($(CFG_SCMI_SCPFW),y) 192CFG_SCMI_MSG_DRIVERS ?= y 193endif 194 195# SiP/OEM service for non-secure world 196CFG_STM32_BSEC_SIP ?= n 197CFG_STM32MP1_SCMI_SIP ?= n 198ifeq ($(CFG_STM32MP1_SCMI_SIP),y) 199$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_STM32MP1_SCMI_SIP) 200$(call force,CFG_SCMI_MSG_SMT,y,Mandated by CFG_STM32MP1_SCMI_SIP) 201$(call force,CFG_SCMI_MSG_SMT_FASTCALL_ENTRY,y,Mandated by CFG_STM32MP1_SCMI_SIP) 202endif 203 204# Enable BSEC PTA for fuses access management 205CFG_STM32_BSEC_PTA ?= y 206ifeq ($(CFG_STM32_BSEC_PTA),y) 207$(call force,CFG_STM32_BSEC,y,Mandated by CFG_BSEC_PTA) 208endif 209 210# Default enable SCMI PTA support 211CFG_SCMI_PTA ?= y 212ifeq ($(CFG_SCMI_PTA),y) 213ifneq ($(CFG_SCMI_SCPFW),y) 214$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_SCMI_PTA) 215$(call force,CFG_SCMI_MSG_SMT_THREAD_ENTRY,y,Mandated by CFG_SCMI_PTA) 216CFG_SCMI_MSG_SHM_MSG ?= y 217CFG_SCMI_MSG_SMT ?= y 218endif # !CFG_SCMI_SCPFW 219endif # CFG_SCMI_PTA 220 221CFG_SCMI_SCPFW ?= n 222ifeq ($(CFG_SCMI_SCPFW),y) 223$(call force,CFG_SCMI_SCPFW_PRODUCT,optee-stm32mp1) 224endif 225 226CFG_SCMI_MSG_DRIVERS ?= n 227ifeq ($(CFG_SCMI_MSG_DRIVERS),y) 228$(call force,CFG_SCMI_MSG_CLOCK,y) 229$(call force,CFG_SCMI_MSG_RESET_DOMAIN,y) 230CFG_SCMI_MSG_SHM_MSG ?= y 231CFG_SCMI_MSG_SMT ?= y 232CFG_SCMI_MSG_SMT_THREAD_ENTRY ?= y 233$(call force,CFG_SCMI_MSG_VOLTAGE_DOMAIN,y) 234endif 235 236ifneq ($(CFG_WITH_SOFTWARE_PRNG),y) 237CFG_HWRNG_PTA ?= y 238endif 239ifeq ($(CFG_HWRNG_PTA),y) 240$(call force,CFG_STM32_RNG,y,Mandated by CFG_HWRNG_PTA) 241$(call force,CFG_WITH_SOFTWARE_PRNG,n,Mandated by CFG_HWRNG_PTA) 242$(call force,CFG_HWRNG_QUALITY,1024) 243endif 244 245# Provision enough threads to pass xtest 246ifneq (,$(filter y,$(CFG_SCMI_PTA) $(CFG_STM32MP1_SCMI_SIP))) 247ifeq ($(CFG_WITH_PAGER),y) 248CFG_NUM_THREADS ?= 3 249else 250CFG_NUM_THREADS ?= 10 251endif 252endif 253 254# Default enable some test facitilites 255CFG_ENABLE_EMBEDDED_TESTS ?= y 256CFG_WITH_STATS ?= y 257 258# Enable OTP update with BSEC driver 259CFG_STM32_BSEC_WRITE ?= y 260 261# Default disable some support for pager memory size constraint 262ifeq ($(CFG_WITH_PAGER),y) 263CFG_TEE_CORE_DEBUG ?= n 264CFG_UNWIND ?= n 265CFG_LOCKDEP ?= n 266CFG_TA_BGET_TEST ?= n 267# Default disable early TA compression to support a smaller HEAP size 268CFG_EARLY_TA_COMPRESS ?= n 269CFG_CORE_HEAP_SIZE ?= 49152 270endif 271 272# Non-secure UART and GPIO/pinctrl for the output console 273CFG_WITH_NSEC_GPIOS ?= y 274CFG_WITH_NSEC_UARTS ?= y 275# UART instance used for early console (0 disables early console) 276CFG_STM32_EARLY_CONSOLE_UART ?= 4 277 278# CFG_STM32MP15_HUK enables use of a HUK read from BSEC fuses. 279# Disable the HUK by default as it requires a product specific configuration. 280# 281# Configuration must provide OTP indices where HUK is loaded. 282# Either with CFG_STM32MP15_HUK_OTP_BASE, in which case the 4 words are used, 283# Or with CFG_STM32MP15_HUK_BSEC_KEY_0/1/2/3 each locating one BSEC word. 284# 285# Configuration must provide the HUK generation scheme. The following switches 286# are exclusive and at least one must be eable when CFG_STM32MP15_HUK is enable. 287# CFG_STM32MP15_HUK_BSEC_KEY makes platform HUK to be the raw fuses content. 288# CFG_STM32MP15_HUK_BSEC_DERIVE_UID makes platform HUK to be the HUK fuses 289# content derived with the device UID fuses content. See derivation scheme 290# in stm32mp15_huk.c implementation. 291CFG_STM32MP15_HUK ?= n 292 293ifeq ($(CFG_STM32MP15_HUK),y) 294ifneq (,$(CFG_STM32MP15_HUK_OTP_BASE)) 295$(call force,CFG_STM32MP15_HUK_BSEC_KEY_0,CFG_STM32MP15_HUK_OTP_BASE) 296$(call force,CFG_STM32MP15_HUK_BSEC_KEY_1,(CFG_STM32MP15_HUK_OTP_BASE + 1)) 297$(call force,CFG_STM32MP15_HUK_BSEC_KEY_2,(CFG_STM32MP15_HUK_OTP_BASE + 2)) 298$(call force,CFG_STM32MP15_HUK_BSEC_KEY_3,(CFG_STM32MP15_HUK_OTP_BASE + 3)) 299endif 300ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_0)) 301$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_0) 302endif 303ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_1)) 304$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_1) 305endif 306ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_2)) 307$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_2) 308endif 309ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_3)) 310$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_3) 311endif 312 313CFG_STM32MP15_HUK_BSEC_KEY ?= y 314CFG_STM32MP15_HUK_BSEC_DERIVE_UID ?= n 315ifneq (y,$(call cfg-one-enabled,CFG_STM32MP15_HUK_BSEC_KEY CFG_STM32MP15_HUK_BSEC_DERIVE_UID)) 316$(error CFG_STM32MP15_HUK mandates one of CFG_STM32MP15_HUK_BSEC_KEY CFG_STM32MP15_HUK_BSEC_DERIVE_UID) 317else ifeq ($(CFG_STM32MP15_HUK_BSEC_KEY)-$(CFG_STM32MP15_HUK_BSEC_DERIVE_UID),y-y) 318$(error CFG_STM32MP15_HUK_BSEC_KEY and CFG_STM32MP15_HUK_BSEC_DERIVE_UID are exclusive) 319endif 320endif # CFG_STM32MP15_HUK 321 322CFG_TEE_CORE_DEBUG ?= y 323CFG_STM32_DEBUG_ACCESS ?= $(CFG_TEE_CORE_DEBUG) 324 325# Sanity on choice config switches 326ifeq ($(call cfg-all-enabled,CFG_STM32MP15 CFG_STM32MP13),y) 327$(error CFG_STM32MP13_CLK and CFG_STM32MP15_CLK are exclusive) 328endif 329