1 /* 2 * Copyright (C) 2017, Fuzhou Rockchip Electronics Co., Ltd. 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions are met: 7 * 8 * 1. Redistributions of source code must retain the above copyright notice, 9 * this list of conditions and the following disclaimer. 10 * 11 * 2. Redistributions in binary form must reproduce the above copyright notice, 12 * this list of conditions and the following disclaimer in the documentation 13 * and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 19 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 20 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 21 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 22 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 23 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 24 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 25 * POSSIBILITY OF SUCH DAMAGE. 26 */ 27 28 #ifndef PLAT_ROCKCHIP_CRU_H 29 #define PLAT_ROCKCHIP_CRU_H 30 31 #include <platform_config.h> 32 33 #if defined(PLATFORM_FLAVOR_rk322x) 34 #define CRU_SOFTRST_CON(i) (0x110 + ((i) * 4)) 35 #define CRU_MODE_CON 0x040 36 #define CRU_GLBRST_CFG_BASE 0x140 37 #define CRU_FSTRST_VAL_BASE 0x1f0 38 #define CRU_SNDRST_VAL_BASE 0x1f4 39 #define CRU_FSTRST_VAL 0xfdb9 40 #define CRU_SNDRST_VAL 0xeca8 41 #define PLLS_SLOW_MODE 0x11030000 42 43 #define CORE_SOFT_RESET(core) SHIFT_U32(0x100010, (core)) 44 #define CORE_SOFT_RELEASE(core) SHIFT_U32(0x100000, (core)) 45 #define CORE_HELD_IN_RESET(core) SHIFT_U32(0x000010, (core)) 46 #define NONBOOT_CORES_SOFT_RESET 0x00e000e0 47 #endif 48 49 #endif 50