1 // SPDX-License-Identifier: BSD-2-Clause 2 /* 3 * Copyright 2018 NXP 4 * Copyright (C) 2015 Freescale Semiconductor, Inc. 5 * All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions are met: 9 * 10 * 1. Redistributions of source code must retain the above copyright notice, 11 * this list of conditions and the following disclaimer. 12 * 13 * 2. Redistributions in binary form must reproduce the above copyright notice, 14 * this list of conditions and the following disclaimer in the documentation 15 * and/or other materials provided with the distribution. 16 * 17 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 18 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 21 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 22 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 23 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 24 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 25 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 26 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 27 * POSSIBILITY OF SUCH DAMAGE. 28 */ 29 30 #include <platform_config.h> 31 32 #include <arm.h> 33 #include <console.h> 34 #include <drivers/gic.h> 35 #ifdef CFG_PL011 36 #include <drivers/pl011.h> 37 #else 38 #include <drivers/ns16550.h> 39 #endif 40 #include <io.h> 41 #include <kernel/generic_boot.h> 42 #include <kernel/misc.h> 43 #include <kernel/panic.h> 44 #include <kernel/pm_stubs.h> 45 #include <kernel/thread.h> 46 #include <kernel/tz_ssvce_def.h> 47 #include <mm/core_memprot.h> 48 #include <sm/optee_smc.h> 49 #include <tee/entry_fast.h> 50 #include <tee/entry_std.h> 51 #include <kernel/tee_common_otp.h> 52 #include <mm/core_mmu.h> 53 54 static void main_fiq(void); 55 56 static const struct thread_handlers handlers = { 57 .fast_smc = tee_entry_fast, 58 .nintr = main_fiq, 59 #if defined(CFG_WITH_ARM_TRUSTED_FW) 60 .cpu_on = cpu_on_handler, 61 .cpu_off = pm_do_nothing, 62 .cpu_suspend = pm_do_nothing, 63 .cpu_resume = pm_do_nothing, 64 .system_off = pm_do_nothing, 65 .system_reset = pm_do_nothing, 66 #else 67 .cpu_on = pm_panic, 68 .cpu_off = pm_panic, 69 .cpu_suspend = pm_panic, 70 .cpu_resume = pm_panic, 71 .system_off = pm_panic, 72 .system_reset = pm_panic, 73 #endif 74 }; 75 76 static struct gic_data gic_data; 77 #ifdef CFG_PL011 78 static struct pl011_data console_data; 79 #else 80 static struct ns16550_data console_data; 81 #endif 82 83 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE, 84 CORE_MMU_PGDIR_SIZE); 85 register_phys_mem_pgdir(MEM_AREA_IO_SEC, GIC_BASE, CORE_MMU_PGDIR_SIZE); 86 87 const struct thread_handlers *generic_boot_get_handlers(void) 88 { 89 return &handlers; 90 } 91 92 static void main_fiq(void) 93 { 94 panic(); 95 } 96 97 #ifdef CFG_ARM32_core 98 void plat_cpu_reset_late(void) 99 { 100 vaddr_t addr; 101 102 if (!get_core_pos()) { 103 #if defined(CFG_BOOT_SECONDARY_REQUEST) 104 /* set secondary entry address */ 105 io_write32(DCFG_BASE + DCFG_SCRATCHRW1, 106 __compiler_bswap32(TEE_LOAD_ADDR)); 107 108 /* release secondary cores */ 109 io_write32(DCFG_BASE + DCFG_CCSR_BRR /* cpu1 */, 110 __compiler_bswap32(0x1 << 1)); 111 dsb(); 112 sev(); 113 #endif 114 115 /* configure CSU */ 116 117 /* first grant all peripherals */ 118 for (addr = CSU_BASE + CSU_CSL_START; 119 addr != CSU_BASE + CSU_CSL_END; 120 addr += 4) 121 io_write32(addr, __compiler_bswap32(CSU_ACCESS_ALL)); 122 123 /* restrict key preipherals from NS */ 124 io_write32(CSU_BASE + CSU_CSL30, 125 __compiler_bswap32(CSU_ACCESS_SEC_ONLY)); 126 io_write32(CSU_BASE + CSU_CSL37, 127 __compiler_bswap32(CSU_ACCESS_SEC_ONLY)); 128 129 /* lock the settings */ 130 for (addr = CSU_BASE + CSU_CSL_START; 131 addr != CSU_BASE + CSU_CSL_END; 132 addr += 4) 133 io_setbits32(addr, 134 __compiler_bswap32(CSU_SETTING_LOCK)); 135 } 136 } 137 #endif 138 139 void console_init(void) 140 { 141 #ifdef CFG_PL011 142 pl011_init(&console_data, CONSOLE_UART_BASE, CONSOLE_UART_CLK_IN_HZ, 143 CONSOLE_BAUDRATE); 144 #else 145 ns16550_init(&console_data, CONSOLE_UART_BASE); 146 #endif 147 register_serial_console(&console_data.chip); 148 } 149 150 void main_init_gic(void) 151 { 152 vaddr_t gicc_base; 153 vaddr_t gicd_base; 154 155 gicc_base = (vaddr_t)phys_to_virt(GIC_BASE + GICC_OFFSET, 156 MEM_AREA_IO_SEC); 157 gicd_base = (vaddr_t)phys_to_virt(GIC_BASE + GICD_OFFSET, 158 MEM_AREA_IO_SEC); 159 160 if (!gicc_base || !gicd_base) 161 panic(); 162 163 /* Initialize GIC */ 164 gic_init(&gic_data, gicc_base, gicd_base); 165 itr_init(&gic_data.chip); 166 } 167 168 void main_secondary_init_gic(void) 169 { 170 gic_cpu_init(&gic_data); 171 } 172 173 #ifdef CFG_HW_UNQ_KEY_REQUEST 174 175 #include <types_ext.h> 176 int get_hw_unique_key(uint64_t smc_func_id, uint64_t in_key, uint64_t size); 177 178 /* 179 * Issued when requesting to Secure Storage Key for secure storage. 180 * 181 * SiP Service Calls 182 * 183 * Register usage: 184 * r0/x0 SMC Function ID, OPTEE_SMC_FUNCID_SIP_LS_HW_UNQ_KEY 185 */ 186 #define OPTEE_SMC_FUNCID_SIP_LS_HW_UNQ_KEY 0xFF14 187 #define OPTEE_SMC_FAST_CALL_SIP_LS_HW_UNQ_KEY \ 188 OPTEE_SMC_CALL_VAL(OPTEE_SMC_32, OPTEE_SMC_FAST_CALL, \ 189 OPTEE_SMC_OWNER_SIP, \ 190 OPTEE_SMC_FUNCID_SIP_LS_HW_UNQ_KEY) 191 192 TEE_Result tee_otp_get_hw_unique_key(struct tee_hw_unique_key *hwkey) 193 { 194 TEE_Result res; 195 int ret = 0; 196 uint8_t hw_unq_key[sizeof(hwkey->data)] __aligned(64); 197 198 ret = get_hw_unique_key(OPTEE_SMC_FAST_CALL_SIP_LS_HW_UNQ_KEY, 199 virt_to_phys(hw_unq_key), sizeof(hwkey->data)); 200 201 if (ret < 0) { 202 EMSG("\nH/W Unique key is not fetched from the platform."); 203 res = TEE_ERROR_SECURITY; 204 } else { 205 memcpy(&hwkey->data[0], hw_unq_key, sizeof(hwkey->data)); 206 res = TEE_SUCCESS; 207 } 208 209 return res; 210 } 211 #endif 212