xref: /optee_os/core/arch/arm/plat-imx/registers/imx6.h (revision e8992cfa8dc5cc6910f699d1f843c664592e0953)
1 /* SPDX-License-Identifier: BSD-2-Clause */
2 /*
3  * Copyright (C) 2015 Freescale Semiconductor, Inc.
4  * Copyright (c) 2016, Wind River Systems.
5  * All rights reserved.
6  * Copyright 2017-2019 NXP
7  *
8  * Redistribution and use in source and binary forms, with or without
9  * modification, are permitted provided that the following conditions are met:
10  *
11  * 1. Redistributions of source code must retain the above copyright notice,
12  * this list of conditions and the following disclaimer.
13  *
14  * 2. Redistributions in binary form must reproduce the above copyright notice,
15  * this list of conditions and the following disclaimer in the documentation
16  * and/or other materials provided with the distribution.
17  *
18  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28  * POSSIBILITY OF SUCH DAMAGE.
29  */
30 #ifndef __IMX6_H__
31 #define __IMX6_H__
32 
33 #include <registers/imx6-crm.h>
34 
35 #define UART1_BASE			0x2020000
36 #define IOMUXC_BASE			0x020E0000
37 #define IOMUXC_SIZE			0x4000
38 #define IOMUXC_GPR_BASE			0x020E4000
39 #define SRC_BASE			0x020D8000
40 #define SRC_SIZE			0x4000
41 #define CCM_BASE			0x020C4000
42 #define CCM_SIZE			0x4000
43 #define ANATOP_BASE			0x020C8000
44 #define ANATOP_SIZE			0x1000
45 #define SNVS_BASE			0x020CC000
46 #define GPC_BASE			0x020DC000
47 #define GPC_SIZE			0x4000
48 #define WDOG_BASE			0x020BC000
49 #define CSU_BASE			0x021C0000
50 #define SEMA4_BASE			0x02290000
51 #define SEMA4_SIZE			0x4000
52 #define MMDC_P0_BASE			0x021B0000
53 #define MMDC_P0_SIZE			0x4000
54 #define MMDC_P1_BASE			0x021B4000
55 #define MMDC_P1_SIZE			0x4000
56 #define TZASC_BASE			0x21D0000
57 #define TZASC2_BASE			0x21D4000
58 #define UART2_BASE			0x021E8000
59 #define UART3_BASE			0x021EC000
60 #define UART4_BASE			0x021F0000
61 #define UART5_BASE			0x021F4000
62 #define AIPS1_BASE			0x02000000
63 #define AIPS1_SIZE			0x100000
64 #define AIPS2_BASE			0x02100000
65 #define AIPS2_SIZE			0x100000
66 #define AIPS3_BASE			0x02200000
67 #define AIPS3_SIZE			0x100000
68 
69 #define SCU_BASE			0x00A00000
70 #define PL310_BASE			0x00A02000
71 #define SRC_BASE			0x020D8000
72 #define IRAM_BASE			0x00900000
73 
74 #define OCOTP_BASE			0x021BC000
75 
76 #define GIC_BASE			0x00A00000
77 #define GICD_OFFSET			0x1000
78 
79 #if defined(CFG_MX6UL) || defined(CFG_MX6ULL)
80 #define GICC_OFFSET			0x2000
81 #define UART6_BASE			0x021FC000
82 #define UART7_BASE			0x02018000
83 /* No CAAM on i.MX6ULL */
84 #define CAAM_BASE			0x02140000
85 #else
86 #define GICC_OFFSET			0x100
87 #define CAAM_BASE			0x02100000
88 #endif
89 
90 #define GIC_CPU_BASE			(GIC_BASE + GICC_OFFSET)
91 #define GIC_DIST_BASE			(GIC_BASE + GICD_OFFSET)
92 
93 /* Central Security Unit register values */
94 #define CSU_CSL_START			0x0
95 #define CSU_CSL_END			0xA0
96 #define	CSU_ACCESS_ALL			0x00FF00FF
97 #define CSU_SETTING_LOCK		0x01000100
98 #define CSU_SA				0x218
99 
100 /* Used in suspend/resume and low power idle */
101 #define MX6Q_SRC_GPR1			0x20
102 #define MX6Q_SRC_GPR2			0x24
103 #define MX6Q_MMDC_MISC			0x18
104 #define MX6Q_MMDC_MAPSR			0x404
105 #define MX6Q_MMDC_MPDGCTRL0		0x83c
106 #define MX6Q_GPC_IMR1			0x08
107 #define MX6Q_GPC_IMR2			0x0c
108 #define MX6Q_GPC_IMR3			0x10
109 #define MX6Q_GPC_IMR4			0x14
110 #define MX6Q_CCM_CCR			0x0
111 #define MX6Q_ANATOP_CORE		0x140
112 
113 #define IOMUXC_GPR9_OFFSET		0x24
114 #define IOMUXC_GPR10_OFFSET		0x28
115 
116 #define IOMUXC_GPR10_OCRAM_TZ_ADDR_OFFSET	5
117 #define IOMUXC_GPR10_OCRAM_TZ_ADDR_MASK		GENMASK_32(10, 5)
118 
119 #define IOMUXC_GPR10_OCRAM_TZ_EN_OFFSET		4
120 #define IOMUXC_GPR10_OCRAM_TZ_EN_MASK		GENMASK_32(4, 4)
121 
122 #define IOMUXC_GPR10_OCRAM_TZ_EN_LOCK_OFFSET	20
123 #define IOMUXC_GPR10_OCRAM_TZ_EN_LOCK_MASK	GENMASK_32(20, 20)
124 #define IOMUXC_GPR10_OCRAM_TZ_ADDR_LOCK_OFFSET	21
125 #define IOMUXC_GPR10_OCRAM_TZ_ADDR_LOCK_MASK	GENMASK_32(26, 21)
126 
127 #define IOMUXC_GPR10_OCRAM_TZ_ADDR_OFFSET_6UL	11
128 #define IOMUXC_GPR10_OCRAM_TZ_ADDR_MASK_6UL	GENMASK_32(15, 11)
129 #define IOMUXC_GPR10_OCRAM_TZ_EN_OFFSET_6UL	10
130 #define IOMUXC_GPR10_OCRAM_TZ_EN_MASK_6UL	GENMASK_32(10, 10)
131 
132 #define IOMUXC_GPR10_OCRAM_TZ_EN_LOCK_OFFSET_6UL	26
133 #define IOMUXC_GPR10_OCRAM_TZ_EN_LOCK_MASK_6UL		GENMASK_32(26, 26)
134 #define IOMUXC_GPR10_OCRAM_TZ_ADDR_LOCK_OFFSET_6UL	(27)
135 #define IOMUXC_GPR10_OCRAM_TZ_ADDR_LOCK_MASK_6UL	GENMASK_32(31, 27)
136 
137 #ifdef CFG_MX6SL
138 #define DIGPROG_OFFSET	0x280
139 #else
140 #define DIGPROG_OFFSET	0x260
141 #endif
142 
143 #endif /* __IMX6_H__ */
144