1 // SPDX-License-Identifier: BSD-2-Clause 2 /* 3 * Copyright (C) 2015 Freescale Semiconductor, Inc. 4 * Copyright (c) 2016, Wind River Systems. 5 * All rights reserved. 6 * Copyright 2019 NXP 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions are met: 10 * 11 * 1. Redistributions of source code must retain the above copyright notice, 12 * this list of conditions and the following disclaimer. 13 * 14 * 2. Redistributions in binary form must reproduce the above copyright notice, 15 * this list of conditions and the following disclaimer in the documentation 16 * and/or other materials provided with the distribution. 17 * 18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 * POSSIBILITY OF SUCH DAMAGE. 29 */ 30 31 #include <arm.h> 32 #include <console.h> 33 #include <drivers/gic.h> 34 #include <drivers/imx_uart.h> 35 #include <imx.h> 36 #include <io.h> 37 #include <kernel/generic_boot.h> 38 #include <kernel/interrupt.h> 39 #include <kernel/misc.h> 40 #include <kernel/panic.h> 41 #include <kernel/pm_stubs.h> 42 #include <mm/core_memprot.h> 43 #include <mm/core_mmu.h> 44 #include <platform_config.h> 45 #include <sm/optee_smc.h> 46 #include <stdint.h> 47 #include <tee/entry_fast.h> 48 #include <tee/entry_std.h> 49 50 static struct gic_data gic_data; 51 52 static const struct thread_handlers handlers = { 53 #if defined(CFG_WITH_ARM_TRUSTED_FW) 54 .cpu_on = cpu_on_handler, 55 .cpu_off = pm_do_nothing, 56 .cpu_suspend = pm_do_nothing, 57 .cpu_resume = pm_do_nothing, 58 .system_off = pm_do_nothing, 59 .system_reset = pm_do_nothing, 60 #else 61 .cpu_on = pm_panic, 62 .cpu_off = pm_panic, 63 .cpu_suspend = pm_panic, 64 .cpu_resume = pm_panic, 65 .system_off = pm_panic, 66 .system_reset = pm_panic, 67 #endif 68 }; 69 70 static struct imx_uart_data console_data; 71 72 #ifdef CONSOLE_UART_BASE 73 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE, 74 CORE_MMU_PGDIR_SIZE); 75 #endif 76 #ifdef GIC_BASE 77 register_phys_mem_pgdir(MEM_AREA_IO_SEC, GIC_BASE, CORE_MMU_PGDIR_SIZE); 78 #endif 79 #ifdef ANATOP_BASE 80 register_phys_mem_pgdir(MEM_AREA_IO_SEC, ANATOP_BASE, CORE_MMU_PGDIR_SIZE); 81 #endif 82 #ifdef GICD_BASE 83 register_phys_mem_pgdir(MEM_AREA_IO_SEC, GICD_BASE, 0x10000); 84 #endif 85 #ifdef AIPS0_BASE 86 register_phys_mem_pgdir(MEM_AREA_IO_SEC, AIPS0_BASE, 87 ROUNDUP(AIPS0_SIZE, CORE_MMU_PGDIR_SIZE)); 88 #endif 89 #ifdef AIPS1_BASE 90 register_phys_mem_pgdir(MEM_AREA_IO_SEC, AIPS1_BASE, 91 ROUNDUP(AIPS1_SIZE, CORE_MMU_PGDIR_SIZE)); 92 #endif 93 #ifdef AIPS2_BASE 94 register_phys_mem_pgdir(MEM_AREA_IO_SEC, AIPS2_BASE, 95 ROUNDUP(AIPS2_SIZE, CORE_MMU_PGDIR_SIZE)); 96 #endif 97 #ifdef AIPS3_BASE 98 register_phys_mem_pgdir(MEM_AREA_IO_SEC, AIPS3_BASE, 99 ROUNDUP(AIPS3_SIZE, CORE_MMU_PGDIR_SIZE)); 100 #endif 101 #ifdef IRAM_BASE 102 register_phys_mem(MEM_AREA_TEE_COHERENT, 103 ROUNDDOWN(IRAM_BASE, CORE_MMU_PGDIR_SIZE), 104 CORE_MMU_PGDIR_SIZE); 105 #endif 106 #ifdef M4_AIPS_BASE 107 register_phys_mem(MEM_AREA_IO_SEC, M4_AIPS_BASE, M4_AIPS_SIZE); 108 #endif 109 #ifdef IRAM_S_BASE 110 register_phys_mem(MEM_AREA_TEE_COHERENT, 111 ROUNDDOWN(IRAM_S_BASE, CORE_MMU_PGDIR_SIZE), 112 CORE_MMU_PGDIR_SIZE); 113 #endif 114 115 #if defined(CFG_PL310) 116 register_phys_mem_pgdir(MEM_AREA_IO_SEC, 117 ROUNDDOWN(PL310_BASE, CORE_MMU_PGDIR_SIZE), 118 CORE_MMU_PGDIR_SIZE); 119 #endif 120 121 const struct thread_handlers *generic_boot_get_handlers(void) 122 { 123 return &handlers; 124 } 125 126 void itr_core_handler(void) 127 { 128 gic_it_handle(&gic_data); 129 } 130 131 void console_init(void) 132 { 133 imx_uart_init(&console_data, CONSOLE_UART_BASE); 134 register_serial_console(&console_data.chip); 135 } 136 137 void main_init_gic(void) 138 { 139 #ifdef CFG_ARM_GICV3 140 vaddr_t gicd_base; 141 142 gicd_base = core_mmu_get_va(GICD_BASE, MEM_AREA_IO_SEC); 143 144 if (!gicd_base) 145 panic(); 146 147 /* Initialize GIC */ 148 gic_init(&gic_data, 0, gicd_base); 149 itr_init(&gic_data.chip); 150 #else 151 vaddr_t gicc_base; 152 vaddr_t gicd_base; 153 154 gicc_base = core_mmu_get_va(GIC_BASE + GICC_OFFSET, MEM_AREA_IO_SEC); 155 gicd_base = core_mmu_get_va(GIC_BASE + GICD_OFFSET, MEM_AREA_IO_SEC); 156 157 if (!gicc_base || !gicd_base) 158 panic(); 159 160 /* Initialize GIC */ 161 gic_init(&gic_data, gicc_base, gicd_base); 162 itr_init(&gic_data.chip); 163 #endif 164 } 165 166 #if CFG_TEE_CORE_NB_CORE > 1 167 void main_secondary_init_gic(void) 168 { 169 gic_cpu_init(&gic_data); 170 } 171 #endif 172 173 #if defined(CFG_BOOT_SYNC_CPU) 174 static void psci_boot_allcpus(void) 175 { 176 vaddr_t src_base = core_mmu_get_va(SRC_BASE, MEM_AREA_TEE_COHERENT); 177 uint32_t pa = virt_to_phys((void *)TEE_TEXT_VA_START); 178 179 /* set secondary entry address and release core */ 180 io_write32(src_base + SRC_GPR1 + 8, pa); 181 io_write32(src_base + SRC_GPR1 + 16, pa); 182 io_write32(src_base + SRC_GPR1 + 24, pa); 183 184 io_write32(src_base + SRC_SCR, BM_SRC_SCR_CPU_ENABLE_ALL); 185 } 186 #endif 187 188 void plat_cpu_reset_late(void) 189 { 190 if (!get_core_pos()) { 191 /* primary core */ 192 #if defined(CFG_BOOT_SYNC_CPU) 193 psci_boot_allcpus() 194 #endif 195 imx_configure_tzasc(); 196 } 197 } 198