xref: /optee_os/core/arch/arm/plat-imx/main.c (revision 2dd2ca5f39e6dd144a8be81f5e00badf79d362fe)
1 // SPDX-License-Identifier: BSD-2-Clause
2 /*
3  * Copyright (C) 2015 Freescale Semiconductor, Inc.
4  * Copyright (c) 2016, Wind River Systems.
5  * All rights reserved.
6  * Copyright 2019 NXP
7  *
8  * Redistribution and use in source and binary forms, with or without
9  * modification, are permitted provided that the following conditions are met:
10  *
11  * 1. Redistributions of source code must retain the above copyright notice,
12  * this list of conditions and the following disclaimer.
13  *
14  * 2. Redistributions in binary form must reproduce the above copyright notice,
15  * this list of conditions and the following disclaimer in the documentation
16  * and/or other materials provided with the distribution.
17  *
18  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28  * POSSIBILITY OF SUCH DAMAGE.
29  */
30 
31 #include <arm.h>
32 #include <console.h>
33 #include <drivers/gic.h>
34 #include <drivers/imx_uart.h>
35 #include <io.h>
36 #include <imx.h>
37 #include <kernel/generic_boot.h>
38 #include <kernel/misc.h>
39 #include <kernel/panic.h>
40 #include <kernel/pm_stubs.h>
41 #include <mm/core_mmu.h>
42 #include <mm/core_memprot.h>
43 #include <platform_config.h>
44 #include <stdint.h>
45 #include <sm/optee_smc.h>
46 #include <tee/entry_fast.h>
47 #include <tee/entry_std.h>
48 
49 
50 static void main_fiq(void);
51 static struct gic_data gic_data;
52 
53 static const struct thread_handlers handlers = {
54 	.fast_smc = tee_entry_fast,
55 	.nintr = main_fiq,
56 #if defined(CFG_WITH_ARM_TRUSTED_FW)
57 	.cpu_on = cpu_on_handler,
58 	.cpu_off = pm_do_nothing,
59 	.cpu_suspend = pm_do_nothing,
60 	.cpu_resume = pm_do_nothing,
61 	.system_off = pm_do_nothing,
62 	.system_reset = pm_do_nothing,
63 #else
64 	.cpu_on = pm_panic,
65 	.cpu_off = pm_panic,
66 	.cpu_suspend = pm_panic,
67 	.cpu_resume = pm_panic,
68 	.system_off = pm_panic,
69 	.system_reset = pm_panic,
70 #endif
71 };
72 
73 static struct imx_uart_data console_data;
74 
75 #ifdef CONSOLE_UART_BASE
76 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE,
77 			CORE_MMU_PGDIR_SIZE);
78 #endif
79 #ifdef GIC_BASE
80 register_phys_mem_pgdir(MEM_AREA_IO_SEC, GIC_BASE, CORE_MMU_PGDIR_SIZE);
81 #endif
82 #ifdef ANATOP_BASE
83 register_phys_mem_pgdir(MEM_AREA_IO_SEC, ANATOP_BASE, CORE_MMU_PGDIR_SIZE);
84 #endif
85 #ifdef GICD_BASE
86 register_phys_mem_pgdir(MEM_AREA_IO_SEC, GICD_BASE, 0x10000);
87 #endif
88 #ifdef AIPS0_BASE
89 register_phys_mem_pgdir(MEM_AREA_IO_SEC, AIPS0_BASE,
90 			ROUNDUP(AIPS0_SIZE, CORE_MMU_PGDIR_SIZE));
91 #endif
92 #ifdef AIPS1_BASE
93 register_phys_mem_pgdir(MEM_AREA_IO_SEC, AIPS1_BASE,
94 			ROUNDUP(AIPS1_SIZE, CORE_MMU_PGDIR_SIZE));
95 #endif
96 #ifdef AIPS2_BASE
97 register_phys_mem_pgdir(MEM_AREA_IO_SEC, AIPS2_BASE,
98 			ROUNDUP(AIPS2_SIZE, CORE_MMU_PGDIR_SIZE));
99 #endif
100 #ifdef AIPS3_BASE
101 register_phys_mem_pgdir(MEM_AREA_IO_SEC, AIPS3_BASE,
102 			ROUNDUP(AIPS3_SIZE, CORE_MMU_PGDIR_SIZE));
103 #endif
104 #ifdef IRAM_BASE
105 register_phys_mem(MEM_AREA_TEE_COHERENT,
106 		  ROUNDDOWN(IRAM_BASE, CORE_MMU_PGDIR_SIZE),
107 		  CORE_MMU_PGDIR_SIZE);
108 #endif
109 #ifdef M4_AIPS_BASE
110 register_phys_mem(MEM_AREA_IO_SEC, M4_AIPS_BASE, M4_AIPS_SIZE);
111 #endif
112 #ifdef IRAM_S_BASE
113 register_phys_mem(MEM_AREA_TEE_COHERENT,
114 		  ROUNDDOWN(IRAM_S_BASE, CORE_MMU_PGDIR_SIZE),
115 		  CORE_MMU_PGDIR_SIZE);
116 #endif
117 
118 #if defined(CFG_PL310)
119 register_phys_mem_pgdir(MEM_AREA_IO_SEC,
120 			ROUNDDOWN(PL310_BASE, CORE_MMU_PGDIR_SIZE),
121 			CORE_MMU_PGDIR_SIZE);
122 #endif
123 
124 const struct thread_handlers *generic_boot_get_handlers(void)
125 {
126 	return &handlers;
127 }
128 
129 static void main_fiq(void)
130 {
131 	gic_it_handle(&gic_data);
132 }
133 
134 void console_init(void)
135 {
136 	imx_uart_init(&console_data, CONSOLE_UART_BASE);
137 	register_serial_console(&console_data.chip);
138 }
139 
140 void main_init_gic(void)
141 {
142 #ifdef CFG_ARM_GICV3
143 	vaddr_t gicd_base;
144 
145 	gicd_base = core_mmu_get_va(GICD_BASE, MEM_AREA_IO_SEC);
146 
147 	if (!gicd_base)
148 		panic();
149 
150 	/* Initialize GIC */
151 	gic_init(&gic_data, 0, gicd_base);
152 	itr_init(&gic_data.chip);
153 #else
154 	vaddr_t gicc_base;
155 	vaddr_t gicd_base;
156 
157 	gicc_base = core_mmu_get_va(GIC_BASE + GICC_OFFSET, MEM_AREA_IO_SEC);
158 	gicd_base = core_mmu_get_va(GIC_BASE + GICD_OFFSET, MEM_AREA_IO_SEC);
159 
160 	if (!gicc_base || !gicd_base)
161 		panic();
162 
163 	/* Initialize GIC */
164 	gic_init(&gic_data, gicc_base, gicd_base);
165 	itr_init(&gic_data.chip);
166 #endif
167 }
168 
169 #if CFG_TEE_CORE_NB_CORE > 1
170 void main_secondary_init_gic(void)
171 {
172 	gic_cpu_init(&gic_data);
173 }
174 #endif
175 
176 #if defined(CFG_BOOT_SYNC_CPU)
177 static void psci_boot_allcpus(void)
178 {
179 	vaddr_t src_base = core_mmu_get_va(SRC_BASE, MEM_AREA_TEE_COHERENT);
180 	uint32_t pa = virt_to_phys((void *)TEE_TEXT_VA_START);
181 
182 	/* set secondary entry address and release core */
183 	io_write32(src_base + SRC_GPR1 + 8, pa);
184 	io_write32(src_base + SRC_GPR1 + 16, pa);
185 	io_write32(src_base + SRC_GPR1 + 24, pa);
186 
187 	io_write32(src_base + SRC_SCR, BM_SRC_SCR_CPU_ENABLE_ALL);
188 }
189 #endif
190 
191 void plat_cpu_reset_late(void)
192 {
193 	if (!get_core_pos()) {
194 		/* primary core */
195 #if defined(CFG_BOOT_SYNC_CPU)
196 		psci_boot_allcpus()
197 #endif
198 		imx_configure_tzasc();
199 	}
200 }
201