xref: /optee_os/core/arch/arm/plat-imx/conf.mk (revision e08643a467fef889b6572fcf408a80e524f7c021)
1PLATFORM_FLAVOR ?= mx6ulevk
2
3# Get SoC associated with the PLATFORM_FLAVOR
4mx6ul-flavorlist = \
5	mx6ulevk \
6	mx6ul9x9evk \
7	mx6ulccimx6ulsbcpro \
8	mx6ulccbv2 \
9
10mx6ull-flavorlist = \
11	mx6ullevk \
12	mx6ulzevk \
13
14mx6q-flavorlist = \
15	mx6qsabrelite \
16	mx6qsabreauto \
17	mx6qsabresd \
18	mx6qhmbedge \
19	mx6qapalis \
20
21mx6qp-flavorlist = \
22	mx6qpsabreauto \
23	mx6qpsabresd \
24
25mx6sl-flavorlist = \
26	mx6slevk
27
28mx6sll-flavorlist = \
29	mx6sllevk
30
31mx6sx-flavorlist = \
32	mx6sxsabreauto \
33	mx6sxsabresd \
34	mx6sxudooneofull \
35
36mx6d-flavorlist = \
37	mx6dhmbedge \
38	mx6dapalis \
39
40mx6dl-flavorlist = \
41	mx6dlsabreauto \
42	mx6dlsabresd \
43	mx6dlhmbedge \
44
45mx6s-flavorlist = \
46	mx6shmbedge \
47	mx6solosabresd \
48	mx6solosabreauto \
49
50mx7d-flavorlist = \
51	mx7dsabresd \
52	mx7dpico_mbl \
53	mx7dclsom \
54
55mx7s-flavorlist = \
56	mx7swarp7 \
57	mx7swarp7_mbl \
58
59mx7ulp-flavorlist = \
60	mx7ulpevk
61
62mx8mq-flavorlist = \
63	mx8mqevk
64
65mx8mm-flavorlist = \
66	mx8mmevk \
67	mx8mm_cl_iot_gate
68
69mx8mn-flavorlist = \
70	mx8mnevk
71
72mx8mp-flavorlist = \
73	mx8mpevk
74
75mx8qm-flavorlist = \
76	mx8qmmek \
77
78mx8qx-flavorlist = \
79	mx8qxpmek \
80
81ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6ul-flavorlist)))
82$(call force,CFG_MX6,y)
83$(call force,CFG_MX6UL,y)
84$(call force,CFG_TEE_CORE_NB_CORE,1)
85$(call force,CFG_TZC380,y)
86include core/arch/arm/cpu/cortex-a7.mk
87else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6ull-flavorlist)))
88$(call force,CFG_MX6,y)
89$(call force,CFG_MX6ULL,y)
90$(call force,CFG_TEE_CORE_NB_CORE,1)
91$(call force,CFG_IMX_CAAM,n)
92$(call force,CFG_NXP_CAAM,n)
93$(call force,CFG_IMX_DCP,y)
94include core/arch/arm/cpu/cortex-a7.mk
95else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6q-flavorlist)))
96$(call force,CFG_MX6,y)
97$(call force,CFG_MX6Q,y)
98$(call force,CFG_TEE_CORE_NB_CORE,4)
99$(call force,CFG_TZC380,y)
100else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6qp-flavorlist)))
101$(call force,CFG_MX6,y)
102$(call force,CFG_MX6QP,y)
103$(call force,CFG_TEE_CORE_NB_CORE,4)
104else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6d-flavorlist)))
105$(call force,CFG_MX6,y)
106$(call force,CFG_MX6D,y)
107$(call force,CFG_TEE_CORE_NB_CORE,2)
108$(call force,CFG_TZC380,y)
109else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6dl-flavorlist)))
110$(call force,CFG_MX6,y)
111$(call force,CFG_MX6DL,y)
112$(call force,CFG_TEE_CORE_NB_CORE,2)
113$(call force,CFG_TZC380,y)
114else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6s-flavorlist)))
115$(call force,CFG_MX6,y)
116$(call force,CFG_MX6S,y)
117$(call force,CFG_TEE_CORE_NB_CORE,1)
118else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6sl-flavorlist)))
119$(call force,CFG_MX6,y)
120$(call force,CFG_MX6SL,y)
121$(call force,CFG_TEE_CORE_NB_CORE,1)
122$(call force,CFG_IMX_CAAM,n)
123$(call force,CFG_NXP_CAAM,n)
124$(call force,CFG_IMX_DCP,y)
125else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6sll-flavorlist)))
126$(call force,CFG_MX6,y)
127$(call force,CFG_MX6SLL,y)
128$(call force,CFG_TEE_CORE_NB_CORE,1)
129$(call force,CFG_IMX_CAAM,n)
130$(call force,CFG_NXP_CAAM,n)
131$(call force,CFG_IMX_DCP,y)
132$(call force,CFG_NO_SMP,y)
133else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6sx-flavorlist)))
134$(call force,CFG_MX6,y)
135$(call force,CFG_MX6SX,y)
136$(call force,CFG_TEE_CORE_NB_CORE,1)
137else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx7s-flavorlist)))
138$(call force,CFG_MX7,y)
139$(call force,CFG_TEE_CORE_NB_CORE,1)
140include core/arch/arm/cpu/cortex-a7.mk
141else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx7d-flavorlist)))
142$(call force,CFG_MX7,y)
143$(call force,CFG_TEE_CORE_NB_CORE,2)
144include core/arch/arm/cpu/cortex-a7.mk
145else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx7ulp-flavorlist)))
146$(call force,CFG_MX7ULP,y)
147$(call force,CFG_TEE_CORE_NB_CORE,1)
148$(call force,CFG_TZC380,n)
149$(call force,CFG_CSU,n)
150$(call force,CFG_NXP_CAAM,n)
151include core/arch/arm/cpu/cortex-a7.mk
152else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8mq-flavorlist)))
153$(call force,CFG_MX8MQ,y)
154$(call force,CFG_MX8M,y)
155$(call force,CFG_ARM64_core,y)
156CFG_IMX_UART ?= y
157CFG_DRAM_BASE ?= 0x40000000
158CFG_TEE_CORE_NB_CORE ?= 4
159else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8mm-flavorlist)))
160$(call force,CFG_MX8MM,y)
161$(call force,CFG_MX8M,y)
162$(call force,CFG_ARM64_core,y)
163CFG_IMX_UART ?= y
164CFG_DRAM_BASE ?= 0x40000000
165CFG_TEE_CORE_NB_CORE ?= 4
166else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8mn-flavorlist)))
167$(call force,CFG_MX8MN,y)
168$(call force,CFG_MX8M,y)
169$(call force,CFG_ARM64_core,y)
170CFG_IMX_UART ?= y
171CFG_DRAM_BASE ?= 0x40000000
172CFG_TEE_CORE_NB_CORE ?= 4
173else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8mp-flavorlist)))
174$(call force,CFG_MX8MP,y)
175$(call force,CFG_MX8M,y)
176$(call force,CFG_ARM64_core,y)
177CFG_IMX_UART ?= y
178CFG_DRAM_BASE ?= 0x40000000
179CFG_TEE_CORE_NB_CORE ?= 4
180else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8qm-flavorlist)))
181$(call force,CFG_MX8QM,y)
182$(call force,CFG_ARM64_core,y)
183$(call force,CFG_IMX_SNVS,n)
184CFG_IMX_LPUART ?= y
185CFG_DRAM_BASE ?= 0x80000000
186CFG_TEE_CORE_NB_CORE ?= 6
187$(call force,CFG_NXP_CAAM,n)
188$(call force,CFG_IMX_OCOTP,n)
189else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8qx-flavorlist)))
190$(call force,CFG_MX8QX,y)
191$(call force,CFG_ARM64_core,y)
192$(call force,CFG_IMX_SNVS,n)
193CFG_IMX_LPUART ?= y
194CFG_DRAM_BASE ?= 0x80000000
195CFG_TEE_CORE_NB_CORE ?= 4
196$(call force,CFG_NXP_CAAM,n)
197$(call force,CFG_IMX_OCOTP,n)
198else
199$(error Unsupported PLATFORM_FLAVOR "$(PLATFORM_FLAVOR)")
200endif
201
202ifneq (,$(filter $(PLATFORM_FLAVOR),mx7dsabresd))
203CFG_DDR_SIZE ?= 0x40000000
204CFG_NS_ENTRY_ADDR ?= 0x80800000
205endif
206
207ifneq (,$(filter $(PLATFORM_FLAVOR),mx7dclsom))
208CFG_DDR_SIZE ?= 0x40000000
209CFG_UART_BASE ?= UART1_BASE
210endif
211
212ifneq (,$(filter $(PLATFORM_FLAVOR),mx7dpico_mbl))
213CFG_DDR_SIZE ?= 0x20000000
214CFG_NS_ENTRY_ADDR ?= 0x87800000
215CFG_DT_ADDR ?= 0x83100000
216CFG_UART_BASE ?= UART5_BASE
217CFG_BOOT_SECONDARY_REQUEST ?= n
218CFG_EXTERNAL_DTB_OVERLAY ?= y
219CFG_IMX_WDOG_EXT_RESET ?= y
220endif
221
222ifneq (,$(filter $(PLATFORM_FLAVOR),mx7swarp7))
223CFG_DDR_SIZE ?= 0x20000000
224CFG_NS_ENTRY_ADDR ?= 0x80800000
225CFG_BOOT_SECONDARY_REQUEST ?= n
226endif
227
228ifneq (,$(filter $(PLATFORM_FLAVOR),mx7swarp7_mbl))
229CFG_DDR_SIZE ?= 0x20000000
230CFG_NS_ENTRY_ADDR ?= 0x87800000
231CFG_DT_ADDR ?= 0x83100000
232CFG_BOOT_SECONDARY_REQUEST ?= n
233CFG_EXTERNAL_DTB_OVERLAY = y
234CFG_IMX_WDOG_EXT_RESET = y
235endif
236
237ifneq (,$(filter $(PLATFORM_FLAVOR),mx7ulpevk))
238CFG_DDR_SIZE ?= 0x40000000
239CFG_NS_ENTRY_ADDR ?= 0x60800000
240CFG_UART_BASE ?= UART4_BASE
241endif
242
243ifneq (,$(filter $(PLATFORM_FLAVOR),mx6qpsabresd mx6qsabresd mx6dlsabresd \
244	mx6dlsabrelite mx6dhmbedge mx6dlhmbedge mx6solosabresd \
245	mx6dapalis mx6qapalis))
246CFG_DDR_SIZE ?= 0x40000000
247CFG_NS_ENTRY_ADDR ?= 0x12000000
248endif
249
250ifneq (,$(filter $(PLATFORM_FLAVOR),mx6qpsabreauto mx6qsabreauto \
251	mx6dlsabreauto mx6solosabreauto))
252CFG_DDR_SIZE ?= 0x80000000
253CFG_NS_ENTRY_ADDR ?= 0x12000000
254CFG_UART_BASE ?= UART4_BASE
255endif
256
257ifneq (,$(filter $(PLATFORM_FLAVOR),mx6qhmbedge))
258CFG_DDR_SIZE ?= 0x80000000
259CFG_UART_BASE ?= UART1_BASE
260endif
261
262ifneq (,$(filter $(PLATFORM_FLAVOR),mx6shmbedge))
263CFG_DDR_SIZE ?= 0x40000000
264CFG_NS_ENTRY_ADDR ?= 0x12000000
265endif
266
267ifneq (,$(filter $(PLATFORM_FLAVOR),mx6qsabrelite mx6dlsabrelite))
268CFG_DDR_SIZE ?= 0x40000000
269CFG_NS_ENTRY_ADDR ?= 0x12000000
270CFG_UART_BASE ?= UART2_BASE
271endif
272
273ifneq (,$(filter $(PLATFORM_FLAVOR),mx6slevk))
274CFG_NS_ENTRY_ADDR ?= 0x80800000
275CFG_DDR_SIZE ?= 0x40000000
276endif
277
278ifneq (,$(filter $(PLATFORM_FLAVOR),mx6sllevk))
279CFG_NS_ENTRY_ADDR ?= 0x80800000
280CFG_DDR_SIZE ?= 0x80000000
281endif
282
283ifneq (,$(filter $(PLATFORM_FLAVOR),mx6sxsabreauto))
284CFG_DDR_SIZE ?= 0x80000000
285CFG_NS_ENTRY_ADDR ?= 0x80800000
286endif
287
288ifneq (,$(filter $(PLATFORM_FLAVOR),mx6sxsabresd))
289CFG_DDR_SIZE ?= 0x40000000
290CFG_NS_ENTRY_ADDR ?= 0x80800000
291endif
292
293ifeq ($(PLATFORM_FLAVOR), mx6sxudooneofull)
294CFG_DDR_SIZE ?= 0x40000000
295CFG_UART_BASE ?= UART1_BASE
296endif
297
298ifneq (,$(filter $(PLATFORM_FLAVOR),mx6ulevk mx6ullevk mx6ulzevk))
299CFG_DDR_SIZE ?= 0x20000000
300CFG_NS_ENTRY_ADDR ?= 0x80800000
301endif
302
303ifneq (,$(filter $(PLATFORM_FLAVOR),mx6ulccimx6ulsbcpro))
304CFG_DDR_SIZE ?= 0x10000000
305CFG_NS_ENTRY_ADDR ?= 0x80800000
306CFG_UART_BASE ?= UART5_BASE
307endif
308
309ifneq (,$(filter $(PLATFORM_FLAVOR),mx6ul9x9evk))
310CFG_DDR_SIZE ?= 0x10000000
311CFG_NS_ENTRY_ADDR ?= 0x80800000
312endif
313
314ifneq (,$(filter $(PLATFORM_FLAVOR),mx6ulccbv2))
315CFG_DDR_SIZE ?= 0x10000000
316CFG_UART_BASE ?= UART7_BASE
317endif
318
319ifneq (,$(filter $(PLATFORM_FLAVOR),mx8mqevk))
320CFG_DDR_SIZE ?= 0xc0000000
321CFG_UART_BASE ?= UART1_BASE
322endif
323
324ifneq (,$(filter $(PLATFORM_FLAVOR),mx8mmevk))
325CFG_DDR_SIZE ?= 0x80000000
326CFG_UART_BASE ?= UART2_BASE
327endif
328
329ifneq (,$(filter $(PLATFORM_FLAVOR),mx8mm_cl_iot_gate))
330CFG_DDR_SIZE ?= 0x40000000
331CFG_UART_BASE ?= UART3_BASE
332CFG_NSEC_DDR_1_BASE ?= 0x80000000UL
333CFG_NSEC_DDR_1_SIZE ?= 0x40000000UL
334endif
335
336ifneq (,$(filter $(PLATFORM_FLAVOR),mx8mnevk))
337CFG_DDR_SIZE ?= 0x80000000
338CFG_UART_BASE ?= UART2_BASE
339endif
340
341ifneq (,$(filter $(PLATFORM_FLAVOR),mx8mpevk))
342CFG_DDR_SIZE ?= UL(0x180000000)
343CFG_UART_BASE ?= UART2_BASE
344$(call force,CFG_CORE_LARGE_PHYS_ADDR,y)
345$(call force,CFG_CORE_ARM64_PA_BITS,36)
346endif
347
348ifneq (,$(filter $(PLATFORM_FLAVOR),mx8qxpmek mx8qmmek))
349CFG_DDR_SIZE ?= 0x80000000
350CFG_UART_BASE ?= UART0_BASE
351CFG_NSEC_DDR_1_BASE ?= 0x880000000UL
352CFG_NSEC_DDR_1_SIZE  ?= 0x380000000UL
353CFG_CORE_ARM64_PA_BITS ?= 40
354endif
355
356# i.MX6 Solo/SL/SoloX/DualLite/Dual/Quad specific config
357ifeq ($(filter y, $(CFG_MX6QP) $(CFG_MX6Q) $(CFG_MX6D) $(CFG_MX6DL) $(CFG_MX6S) \
358	$(CFG_MX6SL) $(CFG_MX6SLL) $(CFG_MX6SX)), y)
359include core/arch/arm/cpu/cortex-a9.mk
360
361$(call force,CFG_PL310,y)
362
363CFG_PL310_LOCKED ?= y
364CFG_ENABLE_SCTLR_RR ?= y
365CFG_SCU ?= y
366endif
367
368ifeq ($(filter y, $(CFG_MX6QP) $(CFG_MX6Q) $(CFG_MX6D) $(CFG_MX6DL) $(CFG_MX6S)), y)
369CFG_DRAM_BASE ?= 0x10000000
370endif
371
372ifneq (,$(filter y, $(CFG_MX6UL) $(CFG_MX6ULL) $(CFG_MX6SL) $(CFG_MX6SLL) \
373	$(CFG_MX6SX)))
374CFG_DRAM_BASE ?= 0x80000000
375endif
376
377ifeq ($(filter y, $(CFG_MX7)), y)
378CFG_INIT_CNTVOFF ?= y
379CFG_DRAM_BASE ?= 0x80000000
380endif
381
382ifeq ($(filter y, $(CFG_MX7ULP)), y)
383CFG_INIT_CNTVOFF ?= y
384CFG_DRAM_BASE ?= UL(0x60000000)
385$(call force,CFG_IMX_LPUART,y)
386$(call force,CFG_BOOT_SECONDARY_REQUEST,n)
387endif
388
389ifneq (,$(filter y, $(CFG_MX6) $(CFG_MX7) $(CFG_MX7ULP)))
390$(call force,CFG_GIC,y)
391
392CFG_BOOT_SECONDARY_REQUEST ?= y
393CFG_DT ?= y
394CFG_DTB_MAX_SIZE ?= 0x20000
395CFG_PAGEABLE_ADDR ?= 0
396CFG_PSCI_ARM32 ?= y
397CFG_SECURE_TIME_SOURCE_REE ?= y
398CFG_UART_BASE ?= UART1_BASE
399endif
400
401ifneq (,$(filter y, $(CFG_MX6) $(CFG_MX7) $(CFG_MX8MM)))
402$(call force,CFG_IMX_UART,y)
403ifeq ($(CFG_RPMB_FS),y)
404CFG_IMX_SNVS ?= y
405endif
406endif
407
408ifneq (,$(filter y, $(CFG_MX6) $(CFG_MX7)))
409CFG_CSU ?= y
410endif
411
412ifeq ($(filter y, $(CFG_PSCI_ARM32)), y)
413CFG_HWSUPP_MEM_PERM_WXN = n
414CFG_IMX_WDOG ?= y
415endif
416
417ifeq ($(CFG_ARM64_core),y)
418# arm-v8 platforms
419include core/arch/arm/cpu/cortex-armv8-0.mk
420$(call force,CFG_ARM_GICV3,y)
421$(call force,CFG_GIC,y)
422$(call force,CFG_WITH_LPAE,y)
423$(call force,CFG_WITH_ARM_TRUSTED_FW,y)
424$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y)
425
426CFG_CRYPTO_WITH_CE ?= y
427
428supported-ta-targets = ta_arm64
429endif
430
431CFG_TZDRAM_START ?= ($(CFG_DRAM_BASE) - 0x02000000 + $(CFG_DDR_SIZE))
432CFG_TZDRAM_SIZE ?= 0x01e00000
433CFG_SHMEM_START ?= ($(CFG_TZDRAM_START) + $(CFG_TZDRAM_SIZE))
434CFG_SHMEM_SIZE ?= 0x00200000
435
436CFG_NSEC_DDR_0_BASE ?= $(CFG_DRAM_BASE)
437CFG_NSEC_DDR_0_SIZE ?= ($(CFG_DDR_SIZE) - 0x02000000)
438
439CFG_CRYPTO_SIZE_OPTIMIZATION ?= n
440CFG_MMAP_REGIONS ?= 24
441
442# SE05X and OCOTP both implement tee_otp_get_die_id()
443ifeq ($(CFG_NXP_SE05X),y)
444$(call force,CFG_IMX_OCOTP,n)
445endif
446CFG_IMX_OCOTP ?= y
447
448# Almost all platforms include CAAM HW Modules, except the
449# ones forced to be disabled
450CFG_NXP_CAAM ?= n
451
452ifeq ($(CFG_NXP_CAAM),y)
453# As NXP CAAM Driver is enabled, disable the small local CAAM driver
454# used just to release Job Rings to Non-Secure world
455$(call force,CFG_IMX_CAAM,n)
456else
457
458ifneq (,$(filter y, $(CFG_MX6) $(CFG_MX7) $(CFG_MX7ULP)))
459CFG_IMX_CAAM ?= y
460endif
461endif
462
463# Cryptographic configuration
464include core/arch/arm/plat-imx/crypto_conf.mk
465