1 // SPDX-License-Identifier: BSD-2-Clause 2 /* 3 * Copyright (c) 2020-2021, Linaro Limited. 4 * Copyright (c) 2019-2021, Arm Limited. All rights reserved. 5 */ 6 7 #include <assert.h> 8 #include <ffa.h> 9 #include <initcall.h> 10 #include <io.h> 11 #include <kernel/interrupt.h> 12 #include <kernel/panic.h> 13 #include <kernel/secure_partition.h> 14 #include <kernel/spinlock.h> 15 #include <kernel/spmc_sp_handler.h> 16 #include <kernel/tee_misc.h> 17 #include <kernel/thread.h> 18 #include <kernel/thread_private.h> 19 #include <kernel/thread_spmc.h> 20 #include <mm/core_mmu.h> 21 #include <mm/mobj.h> 22 #include <optee_ffa.h> 23 #include <optee_msg.h> 24 #include <optee_rpc_cmd.h> 25 #include <string.h> 26 #include <sys/queue.h> 27 #include <tee/entry_std.h> 28 #include <tee/uuid.h> 29 #include <util.h> 30 31 #if defined(CFG_CORE_SEL1_SPMC) 32 struct mem_share_state { 33 struct mobj_ffa *mf; 34 unsigned int page_count; 35 unsigned int region_count; 36 unsigned int current_page_idx; 37 }; 38 39 struct mem_frag_state { 40 struct mem_share_state share; 41 tee_mm_entry_t *mm; 42 unsigned int frag_offset; 43 SLIST_ENTRY(mem_frag_state) link; 44 }; 45 #endif 46 47 /* Initialized in spmc_init() below */ 48 static uint16_t my_endpoint_id; 49 50 /* 51 * If struct ffa_rxtx::size is 0 RX/TX buffers are not mapped or initialized. 52 * 53 * struct ffa_rxtx::spin_lock protects the variables below from concurrent 54 * access this includes the use of content of struct ffa_rxtx::rx and 55 * @frag_state_head. 56 * 57 * struct ffa_rxtx::tx_buf_is_mine is true when we may write to struct 58 * ffa_rxtx::tx and false when it is owned by normal world. 59 * 60 * Note that we can't prevent normal world from updating the content of 61 * these buffers so we must always be careful when reading. while we hold 62 * the lock. 63 */ 64 65 #ifdef CFG_CORE_SEL1_SPMC 66 static struct ffa_rxtx nw_rxtx; 67 68 static bool is_nw_buf(struct ffa_rxtx *rxtx) 69 { 70 return rxtx == &nw_rxtx; 71 } 72 73 static SLIST_HEAD(mem_frag_state_head, mem_frag_state) frag_state_head = 74 SLIST_HEAD_INITIALIZER(&frag_state_head); 75 #else 76 static uint8_t __rx_buf[SMALL_PAGE_SIZE] __aligned(SMALL_PAGE_SIZE); 77 static uint8_t __tx_buf[SMALL_PAGE_SIZE] __aligned(SMALL_PAGE_SIZE); 78 static struct ffa_rxtx nw_rxtx = { .rx = __rx_buf, .tx = __tx_buf }; 79 #endif 80 81 static uint32_t swap_src_dst(uint32_t src_dst) 82 { 83 return (src_dst >> 16) | (src_dst << 16); 84 } 85 86 void spmc_set_args(struct thread_smc_args *args, uint32_t fid, uint32_t src_dst, 87 uint32_t w2, uint32_t w3, uint32_t w4, uint32_t w5) 88 { 89 *args = (struct thread_smc_args){ .a0 = fid, 90 .a1 = src_dst, 91 .a2 = w2, 92 .a3 = w3, 93 .a4 = w4, 94 .a5 = w5, }; 95 } 96 97 #if defined(CFG_CORE_SEL1_SPMC) 98 void spmc_handle_version(struct thread_smc_args *args) 99 { 100 /* 101 * We currently only support one version, 1.0 so let's keep it 102 * simple. 103 */ 104 spmc_set_args(args, 105 MAKE_FFA_VERSION(FFA_VERSION_MAJOR, FFA_VERSION_MINOR), 106 FFA_PARAM_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ, 107 FFA_PARAM_MBZ, FFA_PARAM_MBZ); 108 } 109 110 static void handle_features(struct thread_smc_args *args) 111 { 112 uint32_t ret_fid = 0; 113 uint32_t ret_w2 = FFA_PARAM_MBZ; 114 115 switch (args->a1) { 116 #ifdef ARM64 117 case FFA_RXTX_MAP_64: 118 #endif 119 case FFA_RXTX_MAP_32: 120 ret_fid = FFA_SUCCESS_32; 121 ret_w2 = 0; /* 4kB Minimum buffer size and alignment boundary */ 122 break; 123 #ifdef ARM64 124 case FFA_MEM_SHARE_64: 125 #endif 126 case FFA_MEM_SHARE_32: 127 ret_fid = FFA_SUCCESS_32; 128 /* 129 * Partition manager supports transmission of a memory 130 * transaction descriptor in a buffer dynamically allocated 131 * by the endpoint. 132 */ 133 ret_w2 = BIT(0); 134 break; 135 136 case FFA_ERROR: 137 case FFA_VERSION: 138 case FFA_SUCCESS_32: 139 #ifdef ARM64 140 case FFA_SUCCESS_64: 141 #endif 142 case FFA_MEM_FRAG_TX: 143 case FFA_MEM_RECLAIM: 144 case FFA_MSG_SEND_DIRECT_REQ_32: 145 case FFA_INTERRUPT: 146 case FFA_PARTITION_INFO_GET: 147 case FFA_RX_RELEASE: 148 ret_fid = FFA_SUCCESS_32; 149 break; 150 default: 151 ret_fid = FFA_ERROR; 152 ret_w2 = FFA_NOT_SUPPORTED; 153 break; 154 } 155 156 spmc_set_args(args, ret_fid, FFA_PARAM_MBZ, ret_w2, FFA_PARAM_MBZ, 157 FFA_PARAM_MBZ, FFA_PARAM_MBZ); 158 } 159 160 static int map_buf(paddr_t pa, unsigned int sz, void **va_ret) 161 { 162 tee_mm_entry_t *mm = NULL; 163 164 if (!core_pbuf_is(CORE_MEM_NON_SEC, pa, sz)) 165 return FFA_INVALID_PARAMETERS; 166 167 mm = tee_mm_alloc(&tee_mm_shm, sz); 168 if (!mm) 169 return FFA_NO_MEMORY; 170 171 if (core_mmu_map_contiguous_pages(tee_mm_get_smem(mm), pa, 172 sz / SMALL_PAGE_SIZE, 173 MEM_AREA_NSEC_SHM)) { 174 tee_mm_free(mm); 175 return FFA_INVALID_PARAMETERS; 176 } 177 178 *va_ret = (void *)tee_mm_get_smem(mm); 179 return 0; 180 } 181 182 static void unmap_buf(void *va, size_t sz) 183 { 184 tee_mm_entry_t *mm = tee_mm_find(&tee_mm_shm, (vaddr_t)va); 185 186 assert(mm); 187 core_mmu_unmap_pages(tee_mm_get_smem(mm), sz / SMALL_PAGE_SIZE); 188 tee_mm_free(mm); 189 } 190 191 void spmc_handle_rxtx_map(struct thread_smc_args *args, struct ffa_rxtx *rxtx) 192 { 193 int rc = 0; 194 uint32_t ret_fid = FFA_ERROR; 195 unsigned int sz = 0; 196 paddr_t rx_pa = 0; 197 paddr_t tx_pa = 0; 198 void *rx = NULL; 199 void *tx = NULL; 200 201 cpu_spin_lock(&rxtx->spinlock); 202 203 if (args->a3 & GENMASK_64(63, 6)) { 204 rc = FFA_INVALID_PARAMETERS; 205 goto out; 206 } 207 208 sz = args->a3 * SMALL_PAGE_SIZE; 209 if (!sz) { 210 rc = FFA_INVALID_PARAMETERS; 211 goto out; 212 } 213 /* TX/RX are swapped compared to the caller */ 214 tx_pa = args->a2; 215 rx_pa = args->a1; 216 217 if (rxtx->size) { 218 rc = FFA_DENIED; 219 goto out; 220 } 221 222 /* 223 * If the buffer comes from a SP the address is virtual and already 224 * mapped. 225 */ 226 if (is_nw_buf(rxtx)) { 227 rc = map_buf(tx_pa, sz, &tx); 228 if (rc) 229 goto out; 230 rc = map_buf(rx_pa, sz, &rx); 231 if (rc) { 232 unmap_buf(tx, sz); 233 goto out; 234 } 235 rxtx->tx = tx; 236 rxtx->rx = rx; 237 } else { 238 if ((tx_pa & SMALL_PAGE_MASK) || (rx_pa & SMALL_PAGE_MASK)) { 239 rc = FFA_INVALID_PARAMETERS; 240 goto out; 241 } 242 243 if (!virt_to_phys((void *)tx_pa) || 244 !virt_to_phys((void *)rx_pa)) { 245 rc = FFA_INVALID_PARAMETERS; 246 goto out; 247 } 248 249 rxtx->tx = (void *)tx_pa; 250 rxtx->rx = (void *)rx_pa; 251 } 252 253 rxtx->size = sz; 254 rxtx->tx_is_mine = true; 255 ret_fid = FFA_SUCCESS_32; 256 DMSG("Mapped tx %#"PRIxPA" size %#x @ %p", tx_pa, sz, tx); 257 DMSG("Mapped rx %#"PRIxPA" size %#x @ %p", rx_pa, sz, rx); 258 out: 259 cpu_spin_unlock(&rxtx->spinlock); 260 spmc_set_args(args, ret_fid, FFA_PARAM_MBZ, rc, FFA_PARAM_MBZ, 261 FFA_PARAM_MBZ, FFA_PARAM_MBZ); 262 } 263 264 void spmc_handle_rxtx_unmap(struct thread_smc_args *args, struct ffa_rxtx *rxtx) 265 { 266 uint32_t ret_fid = FFA_ERROR; 267 int rc = FFA_INVALID_PARAMETERS; 268 269 cpu_spin_lock(&rxtx->spinlock); 270 271 if (!rxtx->size) 272 goto out; 273 274 /* We don't unmap the SP memory as the SP might still use it */ 275 if (is_nw_buf(rxtx)) { 276 unmap_buf(rxtx->rx, rxtx->size); 277 unmap_buf(rxtx->tx, rxtx->size); 278 } 279 rxtx->size = 0; 280 rxtx->rx = NULL; 281 rxtx->tx = NULL; 282 ret_fid = FFA_SUCCESS_32; 283 rc = 0; 284 out: 285 cpu_spin_unlock(&rxtx->spinlock); 286 spmc_set_args(args, ret_fid, FFA_PARAM_MBZ, rc, FFA_PARAM_MBZ, 287 FFA_PARAM_MBZ, FFA_PARAM_MBZ); 288 } 289 290 void spmc_handle_rx_release(struct thread_smc_args *args, struct ffa_rxtx *rxtx) 291 { 292 uint32_t ret_fid = 0; 293 int rc = 0; 294 295 cpu_spin_lock(&rxtx->spinlock); 296 /* The senders RX is our TX */ 297 if (!rxtx->size || rxtx->tx_is_mine) { 298 ret_fid = FFA_ERROR; 299 rc = FFA_DENIED; 300 } else { 301 ret_fid = FFA_SUCCESS_32; 302 rc = 0; 303 rxtx->tx_is_mine = true; 304 } 305 cpu_spin_unlock(&rxtx->spinlock); 306 307 spmc_set_args(args, ret_fid, FFA_PARAM_MBZ, rc, FFA_PARAM_MBZ, 308 FFA_PARAM_MBZ, FFA_PARAM_MBZ); 309 } 310 311 static bool is_nil_uuid(uint32_t w0, uint32_t w1, uint32_t w2, uint32_t w3) 312 { 313 return !w0 && !w1 && !w2 && !w3; 314 } 315 316 static bool is_my_uuid(uint32_t w0, uint32_t w1, uint32_t w2, uint32_t w3) 317 { 318 /* 319 * This depends on which UUID we have been assigned. 320 * TODO add a generic mechanism to obtain our UUID. 321 * 322 * The test below is for the hard coded UUID 323 * 486178e0-e7f8-11e3-bc5e-0002a5d5c51b 324 */ 325 return w0 == 0xe0786148 && w1 == 0xe311f8e7 && 326 w2 == 0x02005ebc && w3 == 0x1bc5d5a5; 327 } 328 329 void spmc_fill_partition_entry(struct ffa_partition_info *fpi, 330 uint16_t endpoint_id, uint16_t execution_context) 331 { 332 fpi->id = endpoint_id; 333 /* Number of execution contexts implemented by this partition */ 334 fpi->execution_context = execution_context; 335 336 fpi->partition_properties = FFA_PARTITION_DIRECT_REQ_RECV_SUPPORT | 337 FFA_PARTITION_DIRECT_REQ_SEND_SUPPORT; 338 } 339 340 static uint32_t handle_partition_info_get_all(size_t *elem_count, 341 struct ffa_rxtx *rxtx) 342 { 343 struct ffa_partition_info *fpi = rxtx->tx; 344 345 /* Add OP-TEE SP */ 346 spmc_fill_partition_entry(fpi, my_endpoint_id, CFG_TEE_CORE_NB_CORE); 347 rxtx->tx_is_mine = false; 348 *elem_count = 1; 349 fpi++; 350 351 if (IS_ENABLED(CFG_SECURE_PARTITION)) { 352 size_t count = (rxtx->size / sizeof(*fpi)) - 1; 353 354 if (sp_partition_info_get_all(fpi, &count)) 355 return FFA_NO_MEMORY; 356 *elem_count += count; 357 } 358 359 return FFA_OK; 360 } 361 362 void spmc_handle_partition_info_get(struct thread_smc_args *args, 363 struct ffa_rxtx *rxtx) 364 { 365 uint32_t ret_fid = FFA_ERROR; 366 uint32_t rc = 0; 367 uint32_t endpoint_id = my_endpoint_id; 368 struct ffa_partition_info *fpi = NULL; 369 370 cpu_spin_lock(&rxtx->spinlock); 371 372 if (!rxtx->size || !rxtx->tx_is_mine) { 373 if (rxtx->size) 374 rc = FFA_BUSY; 375 else 376 rc = FFA_DENIED; /* TX buffer not setup yet */ 377 goto out; 378 } 379 380 fpi = rxtx->tx; 381 382 if (rxtx->size < sizeof(*fpi)) { 383 ret_fid = FFA_ERROR; 384 rc = FFA_NO_MEMORY; 385 goto out; 386 } 387 388 if (is_nil_uuid(args->a1, args->a2, args->a3, args->a4)) { 389 size_t elem_count = 0; 390 391 ret_fid = handle_partition_info_get_all(&elem_count, rxtx); 392 393 if (ret_fid) { 394 rc = ret_fid; 395 ret_fid = FFA_ERROR; 396 } else { 397 ret_fid = FFA_SUCCESS_32; 398 rc = elem_count; 399 } 400 401 goto out; 402 } 403 404 if (is_my_uuid(args->a1, args->a2, args->a3, args->a4)) { 405 spmc_fill_partition_entry(fpi, endpoint_id, 406 CFG_TEE_CORE_NB_CORE); 407 } else if (IS_ENABLED(CFG_SECURE_PARTITION)) { 408 uint32_t uuid_array[4] = { 0 }; 409 TEE_UUID uuid = { }; 410 TEE_Result res = TEE_SUCCESS; 411 412 uuid_array[0] = args->a1; 413 uuid_array[1] = args->a2; 414 uuid_array[2] = args->a3; 415 uuid_array[3] = args->a4; 416 tee_uuid_from_octets(&uuid, (uint8_t *)uuid_array); 417 418 res = sp_find_session_id(&uuid, &endpoint_id); 419 if (res != TEE_SUCCESS) { 420 ret_fid = FFA_ERROR; 421 rc = FFA_INVALID_PARAMETERS; 422 goto out; 423 } 424 spmc_fill_partition_entry(fpi, endpoint_id, 1); 425 } else { 426 ret_fid = FFA_ERROR; 427 rc = FFA_INVALID_PARAMETERS; 428 goto out; 429 } 430 431 ret_fid = FFA_SUCCESS_32; 432 rxtx->tx_is_mine = false; 433 rc = 1; 434 435 out: 436 spmc_set_args(args, ret_fid, FFA_PARAM_MBZ, rc, FFA_PARAM_MBZ, 437 FFA_PARAM_MBZ, FFA_PARAM_MBZ); 438 cpu_spin_unlock(&rxtx->spinlock); 439 } 440 #endif /*CFG_CORE_SEL1_SPMC*/ 441 442 static void handle_yielding_call(struct thread_smc_args *args) 443 { 444 TEE_Result res = 0; 445 446 thread_check_canaries(); 447 448 if (args->a3 == OPTEE_FFA_YIELDING_CALL_RESUME) { 449 /* Note connection to struct thread_rpc_arg::ret */ 450 thread_resume_from_rpc(args->a7, args->a4, args->a5, args->a6, 451 0); 452 res = TEE_ERROR_BAD_PARAMETERS; 453 } else { 454 thread_alloc_and_run(args->a1, args->a3, args->a4, args->a5, 455 args->a6, args->a7); 456 res = TEE_ERROR_BUSY; 457 } 458 spmc_set_args(args, FFA_MSG_SEND_DIRECT_RESP_32, 459 swap_src_dst(args->a1), 0, res, 0, 0); 460 } 461 462 static uint32_t handle_unregister_shm(uint32_t a4, uint32_t a5) 463 { 464 uint64_t cookie = reg_pair_to_64(a5, a4); 465 uint32_t res = 0; 466 467 res = mobj_ffa_unregister_by_cookie(cookie); 468 switch (res) { 469 case TEE_SUCCESS: 470 case TEE_ERROR_ITEM_NOT_FOUND: 471 return 0; 472 case TEE_ERROR_BUSY: 473 EMSG("res %#"PRIx32, res); 474 return FFA_BUSY; 475 default: 476 EMSG("res %#"PRIx32, res); 477 return FFA_INVALID_PARAMETERS; 478 } 479 } 480 481 static void handle_blocking_call(struct thread_smc_args *args) 482 { 483 switch (args->a3) { 484 case OPTEE_FFA_GET_API_VERSION: 485 spmc_set_args(args, FFA_MSG_SEND_DIRECT_RESP_32, 486 swap_src_dst(args->a1), 0, 487 OPTEE_FFA_VERSION_MAJOR, OPTEE_FFA_VERSION_MINOR, 488 0); 489 break; 490 case OPTEE_FFA_GET_OS_VERSION: 491 spmc_set_args(args, FFA_MSG_SEND_DIRECT_RESP_32, 492 swap_src_dst(args->a1), 0, 493 CFG_OPTEE_REVISION_MAJOR, 494 CFG_OPTEE_REVISION_MINOR, TEE_IMPL_GIT_SHA1); 495 break; 496 case OPTEE_FFA_EXCHANGE_CAPABILITIES: 497 spmc_set_args(args, FFA_MSG_SEND_DIRECT_RESP_32, 498 swap_src_dst(args->a1), 0, 0, 499 THREAD_RPC_MAX_NUM_PARAMS, 500 OPTEE_FFA_SEC_CAP_ARG_OFFSET); 501 break; 502 case OPTEE_FFA_UNREGISTER_SHM: 503 spmc_set_args(args, FFA_MSG_SEND_DIRECT_RESP_32, 504 swap_src_dst(args->a1), 0, 505 handle_unregister_shm(args->a4, args->a5), 0, 0); 506 break; 507 default: 508 EMSG("Unhandled blocking service ID %#"PRIx32, 509 (uint32_t)args->a3); 510 panic(); 511 } 512 } 513 514 #if defined(CFG_CORE_SEL1_SPMC) 515 static int get_acc_perms(struct ffa_mem_access *mem_acc, 516 unsigned int num_mem_accs, uint8_t *acc_perms, 517 unsigned int *region_offs) 518 { 519 unsigned int n = 0; 520 521 for (n = 0; n < num_mem_accs; n++) { 522 struct ffa_mem_access_perm *descr = &mem_acc[n].access_perm; 523 524 if (READ_ONCE(descr->endpoint_id) == my_endpoint_id) { 525 *acc_perms = READ_ONCE(descr->perm); 526 *region_offs = READ_ONCE(mem_acc[n].region_offs); 527 return 0; 528 } 529 } 530 531 return FFA_INVALID_PARAMETERS; 532 } 533 534 static int mem_share_init(void *buf, size_t blen, unsigned int *page_count, 535 unsigned int *region_count, size_t *addr_range_offs) 536 { 537 const uint8_t exp_mem_reg_attr = FFA_NORMAL_MEM_REG_ATTR; 538 const uint8_t exp_mem_acc_perm = FFA_MEM_ACC_RW; 539 struct ffa_mem_region *region_descr = NULL; 540 struct ffa_mem_transaction *descr = NULL; 541 unsigned int num_mem_accs = 0; 542 uint8_t mem_acc_perm = 0; 543 unsigned int region_descr_offs = 0; 544 size_t n = 0; 545 546 if (!IS_ALIGNED_WITH_TYPE(buf, struct ffa_mem_transaction) || 547 blen < sizeof(struct ffa_mem_transaction)) 548 return FFA_INVALID_PARAMETERS; 549 550 descr = buf; 551 552 /* Check that the endpoint memory access descriptor array fits */ 553 num_mem_accs = READ_ONCE(descr->mem_access_count); 554 if (MUL_OVERFLOW(sizeof(struct ffa_mem_access), num_mem_accs, &n) || 555 ADD_OVERFLOW(sizeof(*descr), n, &n) || n > blen) 556 return FFA_INVALID_PARAMETERS; 557 558 if (READ_ONCE(descr->mem_reg_attr) != exp_mem_reg_attr) 559 return FFA_INVALID_PARAMETERS; 560 561 /* Check that the access permissions matches what's expected */ 562 if (get_acc_perms(descr->mem_access_array, 563 num_mem_accs, &mem_acc_perm, ®ion_descr_offs) || 564 mem_acc_perm != exp_mem_acc_perm) 565 return FFA_INVALID_PARAMETERS; 566 567 /* Check that the Composite memory region descriptor fits */ 568 if (ADD_OVERFLOW(region_descr_offs, sizeof(*region_descr), &n) || 569 n > blen) 570 return FFA_INVALID_PARAMETERS; 571 572 if (!IS_ALIGNED_WITH_TYPE((vaddr_t)descr + region_descr_offs, 573 struct ffa_mem_region)) 574 return FFA_INVALID_PARAMETERS; 575 576 region_descr = (struct ffa_mem_region *)((vaddr_t)descr + 577 region_descr_offs); 578 *page_count = READ_ONCE(region_descr->total_page_count); 579 *region_count = READ_ONCE(region_descr->address_range_count); 580 *addr_range_offs = n; 581 return 0; 582 } 583 584 static int add_mem_share_helper(struct mem_share_state *s, void *buf, 585 size_t flen) 586 { 587 unsigned int region_count = flen / sizeof(struct ffa_address_range); 588 struct ffa_address_range *arange = NULL; 589 unsigned int n = 0; 590 591 if (region_count > s->region_count) 592 region_count = s->region_count; 593 594 if (!IS_ALIGNED_WITH_TYPE(buf, struct ffa_address_range)) 595 return FFA_INVALID_PARAMETERS; 596 arange = buf; 597 598 for (n = 0; n < region_count; n++) { 599 unsigned int page_count = READ_ONCE(arange[n].page_count); 600 uint64_t addr = READ_ONCE(arange[n].address); 601 602 if (mobj_ffa_add_pages_at(s->mf, &s->current_page_idx, 603 addr, page_count)) 604 return FFA_INVALID_PARAMETERS; 605 } 606 607 s->region_count -= region_count; 608 if (s->region_count) 609 return region_count * sizeof(*arange); 610 611 if (s->current_page_idx != s->page_count) 612 return FFA_INVALID_PARAMETERS; 613 614 return 0; 615 } 616 617 static int add_mem_share_frag(struct mem_frag_state *s, void *buf, size_t flen) 618 { 619 int rc = 0; 620 621 rc = add_mem_share_helper(&s->share, buf, flen); 622 if (rc >= 0) { 623 if (!ADD_OVERFLOW(s->frag_offset, rc, &s->frag_offset)) { 624 /* We're not at the end of the descriptor yet */ 625 if (s->share.region_count) 626 return s->frag_offset; 627 628 /* We're done */ 629 rc = 0; 630 } else { 631 rc = FFA_INVALID_PARAMETERS; 632 } 633 } 634 635 SLIST_REMOVE(&frag_state_head, s, mem_frag_state, link); 636 if (rc < 0) 637 mobj_ffa_sel1_spmc_delete(s->share.mf); 638 else 639 mobj_ffa_push_to_inactive(s->share.mf); 640 free(s); 641 642 return rc; 643 } 644 645 static bool is_sp_share(void *buf) 646 { 647 struct ffa_mem_transaction *input_descr = NULL; 648 struct ffa_mem_access_perm *perm = NULL; 649 650 if (!IS_ENABLED(CFG_SECURE_PARTITION)) 651 return false; 652 653 input_descr = buf; 654 perm = &input_descr->mem_access_array[0].access_perm; 655 656 /* 657 * perm->endpoint_id is read here only to check if the endpoint is 658 * OP-TEE. We do read it later on again, but there are some additional 659 * checks there to make sure that the data is correct. 660 */ 661 return READ_ONCE(perm->endpoint_id) != my_endpoint_id; 662 } 663 664 static int add_mem_share(tee_mm_entry_t *mm, void *buf, size_t blen, 665 size_t flen, uint64_t *global_handle) 666 { 667 int rc = 0; 668 struct mem_share_state share = { }; 669 size_t addr_range_offs = 0; 670 size_t n = 0; 671 672 if (flen > blen) 673 return FFA_INVALID_PARAMETERS; 674 675 rc = mem_share_init(buf, flen, &share.page_count, &share.region_count, 676 &addr_range_offs); 677 if (rc) 678 return rc; 679 680 if (MUL_OVERFLOW(share.region_count, 681 sizeof(struct ffa_address_range), &n) || 682 ADD_OVERFLOW(n, addr_range_offs, &n) || n > blen) 683 return FFA_INVALID_PARAMETERS; 684 685 share.mf = mobj_ffa_sel1_spmc_new(share.page_count); 686 if (!share.mf) 687 return FFA_NO_MEMORY; 688 689 if (flen != blen) { 690 struct mem_frag_state *s = calloc(sizeof(*s), 1); 691 692 if (!s) { 693 rc = FFA_NO_MEMORY; 694 goto err; 695 } 696 s->share = share; 697 s->mm = mm; 698 s->frag_offset = addr_range_offs; 699 700 SLIST_INSERT_HEAD(&frag_state_head, s, link); 701 rc = add_mem_share_frag(s, (char *)buf + addr_range_offs, 702 flen - addr_range_offs); 703 704 if (rc >= 0) 705 *global_handle = mobj_ffa_get_cookie(share.mf); 706 707 return rc; 708 } 709 710 rc = add_mem_share_helper(&share, (char *)buf + addr_range_offs, 711 flen - addr_range_offs); 712 if (rc) { 713 /* 714 * Number of consumed bytes may be returned instead of 0 for 715 * done. 716 */ 717 rc = FFA_INVALID_PARAMETERS; 718 goto err; 719 } 720 721 *global_handle = mobj_ffa_push_to_inactive(share.mf); 722 723 return 0; 724 err: 725 mobj_ffa_sel1_spmc_delete(share.mf); 726 return rc; 727 } 728 729 static int handle_mem_share_tmem(paddr_t pbuf, size_t blen, size_t flen, 730 unsigned int page_count, 731 uint64_t *global_handle, struct ffa_rxtx *rxtx) 732 { 733 int rc = 0; 734 size_t len = 0; 735 tee_mm_entry_t *mm = NULL; 736 vaddr_t offs = pbuf & SMALL_PAGE_MASK; 737 738 if (MUL_OVERFLOW(page_count, SMALL_PAGE_SIZE, &len)) 739 return FFA_INVALID_PARAMETERS; 740 if (!core_pbuf_is(CORE_MEM_NON_SEC, pbuf, len)) 741 return FFA_INVALID_PARAMETERS; 742 743 /* 744 * Check that the length reported in blen is covered by len even 745 * if the offset is taken into account. 746 */ 747 if (len < blen || len - offs < blen) 748 return FFA_INVALID_PARAMETERS; 749 750 mm = tee_mm_alloc(&tee_mm_shm, len); 751 if (!mm) 752 return FFA_NO_MEMORY; 753 754 if (core_mmu_map_contiguous_pages(tee_mm_get_smem(mm), pbuf, 755 page_count, MEM_AREA_NSEC_SHM)) { 756 rc = FFA_INVALID_PARAMETERS; 757 goto out; 758 } 759 760 cpu_spin_lock(&rxtx->spinlock); 761 rc = add_mem_share(mm, (void *)(tee_mm_get_smem(mm) + offs), blen, flen, 762 global_handle); 763 cpu_spin_unlock(&rxtx->spinlock); 764 if (rc > 0) 765 return rc; 766 767 core_mmu_unmap_pages(tee_mm_get_smem(mm), page_count); 768 out: 769 tee_mm_free(mm); 770 return rc; 771 } 772 773 static int handle_mem_share_rxbuf(size_t blen, size_t flen, 774 uint64_t *global_handle, 775 struct ffa_rxtx *rxtx) 776 { 777 int rc = FFA_DENIED; 778 779 cpu_spin_lock(&rxtx->spinlock); 780 781 if (rxtx->rx && flen <= rxtx->size) { 782 if (is_sp_share(rxtx->rx)) { 783 rc = spmc_sp_add_share(rxtx, blen, 784 global_handle, NULL); 785 } else { 786 rc = add_mem_share(NULL, rxtx->rx, blen, flen, 787 global_handle); 788 } 789 } 790 791 cpu_spin_unlock(&rxtx->spinlock); 792 793 return rc; 794 } 795 796 static void handle_mem_share(struct thread_smc_args *args, 797 struct ffa_rxtx *rxtx) 798 { 799 uint32_t ret_w1 = 0; 800 uint32_t ret_w2 = FFA_INVALID_PARAMETERS; 801 uint32_t ret_w3 = 0; 802 uint32_t ret_fid = FFA_ERROR; 803 uint64_t global_handle = 0; 804 int rc = 0; 805 806 /* Check that the MBZs are indeed 0 */ 807 if (args->a5 || args->a6 || args->a7) 808 goto out; 809 810 if (!args->a3) { 811 /* 812 * The memory transaction descriptor is passed via our rx 813 * buffer. 814 */ 815 if (args->a4) 816 goto out; 817 rc = handle_mem_share_rxbuf(args->a1, args->a2, &global_handle, 818 rxtx); 819 } else { 820 rc = handle_mem_share_tmem(args->a3, args->a1, args->a2, 821 args->a4, &global_handle, rxtx); 822 } 823 if (rc < 0) { 824 ret_w2 = rc; 825 } else if (rc > 0) { 826 ret_fid = FFA_MEM_FRAG_RX; 827 ret_w3 = rc; 828 reg_pair_from_64(global_handle, &ret_w2, &ret_w1); 829 } else { 830 ret_fid = FFA_SUCCESS_32; 831 reg_pair_from_64(global_handle, &ret_w3, &ret_w2); 832 } 833 out: 834 spmc_set_args(args, ret_fid, ret_w1, ret_w2, ret_w3, 0, 0); 835 } 836 837 static struct mem_frag_state *get_frag_state(uint64_t global_handle) 838 { 839 struct mem_frag_state *s = NULL; 840 841 SLIST_FOREACH(s, &frag_state_head, link) 842 if (mobj_ffa_get_cookie(s->share.mf) == global_handle) 843 return s; 844 845 return NULL; 846 } 847 848 static void handle_mem_frag_tx(struct thread_smc_args *args, 849 struct ffa_rxtx *rxtx) 850 { 851 int rc = 0; 852 uint64_t global_handle = reg_pair_to_64(READ_ONCE(args->a2), 853 READ_ONCE(args->a1)); 854 size_t flen = READ_ONCE(args->a3); 855 struct mem_frag_state *s = NULL; 856 tee_mm_entry_t *mm = NULL; 857 unsigned int page_count = 0; 858 void *buf = NULL; 859 uint32_t ret_w1 = 0; 860 uint32_t ret_w2 = 0; 861 uint32_t ret_w3 = 0; 862 uint32_t ret_fid = 0; 863 864 /* 865 * Currently we're only doing this for fragmented FFA_MEM_SHARE_* 866 * requests. 867 */ 868 869 cpu_spin_lock(&rxtx->spinlock); 870 871 s = get_frag_state(global_handle); 872 if (!s) { 873 rc = FFA_INVALID_PARAMETERS; 874 goto out; 875 } 876 877 mm = s->mm; 878 if (mm) { 879 if (flen > tee_mm_get_bytes(mm)) { 880 rc = FFA_INVALID_PARAMETERS; 881 goto out; 882 } 883 page_count = s->share.page_count; 884 buf = (void *)tee_mm_get_smem(mm); 885 } else { 886 if (flen > rxtx->size) { 887 rc = FFA_INVALID_PARAMETERS; 888 goto out; 889 } 890 buf = rxtx->rx; 891 } 892 893 rc = add_mem_share_frag(s, buf, flen); 894 out: 895 cpu_spin_unlock(&rxtx->spinlock); 896 897 if (rc <= 0 && mm) { 898 core_mmu_unmap_pages(tee_mm_get_smem(mm), page_count); 899 tee_mm_free(mm); 900 } 901 902 if (rc < 0) { 903 ret_fid = FFA_ERROR; 904 ret_w2 = rc; 905 } else if (rc > 0) { 906 ret_fid = FFA_MEM_FRAG_RX; 907 ret_w3 = rc; 908 reg_pair_from_64(global_handle, &ret_w2, &ret_w1); 909 } else { 910 ret_fid = FFA_SUCCESS_32; 911 reg_pair_from_64(global_handle, &ret_w3, &ret_w2); 912 } 913 914 spmc_set_args(args, ret_fid, ret_w1, ret_w2, ret_w3, 0, 0); 915 } 916 917 static void handle_mem_reclaim(struct thread_smc_args *args) 918 { 919 uint32_t ret_val = FFA_INVALID_PARAMETERS; 920 uint32_t ret_fid = FFA_ERROR; 921 uint64_t cookie = 0; 922 923 if (args->a3 || args->a4 || args->a5 || args->a6 || args->a7) 924 goto out; 925 926 cookie = reg_pair_to_64(args->a2, args->a1); 927 switch (mobj_ffa_sel1_spmc_reclaim(cookie)) { 928 case TEE_SUCCESS: 929 ret_fid = FFA_SUCCESS_32; 930 ret_val = 0; 931 break; 932 case TEE_ERROR_ITEM_NOT_FOUND: 933 DMSG("cookie %#"PRIx64" not found", cookie); 934 ret_val = FFA_INVALID_PARAMETERS; 935 break; 936 default: 937 DMSG("cookie %#"PRIx64" busy", cookie); 938 ret_val = FFA_DENIED; 939 break; 940 } 941 out: 942 spmc_set_args(args, ret_fid, ret_val, 0, 0, 0, 0); 943 } 944 #endif 945 946 /* Only called from assembly */ 947 void thread_spmc_msg_recv(struct thread_smc_args *args); 948 void thread_spmc_msg_recv(struct thread_smc_args *args) 949 { 950 assert((thread_get_exceptions() & THREAD_EXCP_ALL) == THREAD_EXCP_ALL); 951 switch (args->a0) { 952 #if defined(CFG_CORE_SEL1_SPMC) 953 case FFA_VERSION: 954 spmc_handle_version(args); 955 break; 956 case FFA_FEATURES: 957 handle_features(args); 958 break; 959 #ifdef ARM64 960 case FFA_RXTX_MAP_64: 961 #endif 962 case FFA_RXTX_MAP_32: 963 spmc_handle_rxtx_map(args, &nw_rxtx); 964 break; 965 case FFA_RXTX_UNMAP: 966 spmc_handle_rxtx_unmap(args, &nw_rxtx); 967 break; 968 case FFA_RX_RELEASE: 969 spmc_handle_rx_release(args, &nw_rxtx); 970 break; 971 case FFA_PARTITION_INFO_GET: 972 spmc_handle_partition_info_get(args, &nw_rxtx); 973 break; 974 #endif /*CFG_CORE_SEL1_SPMC*/ 975 case FFA_INTERRUPT: 976 itr_core_handler(); 977 spmc_set_args(args, FFA_MSG_WAIT, 0, 0, 0, 0, 0); 978 break; 979 #ifdef ARM64 980 case FFA_MSG_SEND_DIRECT_REQ_64: 981 #endif 982 case FFA_MSG_SEND_DIRECT_REQ_32: 983 if (IS_ENABLED(CFG_SECURE_PARTITION) && 984 FFA_DST(args->a1) != my_endpoint_id) { 985 spmc_sp_start_thread(args); 986 break; 987 } 988 989 if (args->a3 & BIT32(OPTEE_FFA_YIELDING_CALL_BIT)) 990 handle_yielding_call(args); 991 else 992 handle_blocking_call(args); 993 break; 994 #if defined(CFG_CORE_SEL1_SPMC) 995 #ifdef ARM64 996 case FFA_MEM_SHARE_64: 997 #endif 998 case FFA_MEM_SHARE_32: 999 handle_mem_share(args, &nw_rxtx); 1000 break; 1001 case FFA_MEM_RECLAIM: 1002 if (!IS_ENABLED(CFG_SECURE_PARTITION) || 1003 !ffa_mem_reclaim(args, NULL)) 1004 handle_mem_reclaim(args); 1005 break; 1006 case FFA_MEM_FRAG_TX: 1007 handle_mem_frag_tx(args, &nw_rxtx); 1008 break; 1009 #endif /*CFG_CORE_SEL1_SPMC*/ 1010 default: 1011 EMSG("Unhandled FFA function ID %#"PRIx32, (uint32_t)args->a0); 1012 spmc_set_args(args, FFA_ERROR, FFA_PARAM_MBZ, FFA_NOT_SUPPORTED, 1013 FFA_PARAM_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ); 1014 } 1015 } 1016 1017 static TEE_Result yielding_call_with_arg(uint64_t cookie, uint32_t offset) 1018 { 1019 size_t sz_rpc = OPTEE_MSG_GET_ARG_SIZE(THREAD_RPC_MAX_NUM_PARAMS); 1020 struct thread_ctx *thr = threads + thread_get_id(); 1021 TEE_Result res = TEE_ERROR_BAD_PARAMETERS; 1022 struct optee_msg_arg *arg = NULL; 1023 struct mobj *mobj = NULL; 1024 uint32_t num_params = 0; 1025 size_t sz = 0; 1026 1027 mobj = mobj_ffa_get_by_cookie(cookie, 0); 1028 if (!mobj) { 1029 EMSG("Can't find cookie %#"PRIx64, cookie); 1030 return TEE_ERROR_BAD_PARAMETERS; 1031 } 1032 1033 res = mobj_inc_map(mobj); 1034 if (res) 1035 goto out_put_mobj; 1036 1037 res = TEE_ERROR_BAD_PARAMETERS; 1038 arg = mobj_get_va(mobj, offset, sizeof(*arg)); 1039 if (!arg) 1040 goto out_dec_map; 1041 1042 num_params = READ_ONCE(arg->num_params); 1043 if (num_params > OPTEE_MSG_MAX_NUM_PARAMS) 1044 goto out_dec_map; 1045 1046 sz = OPTEE_MSG_GET_ARG_SIZE(num_params); 1047 1048 thr->rpc_arg = mobj_get_va(mobj, offset + sz, sz_rpc); 1049 if (!thr->rpc_arg) 1050 goto out_dec_map; 1051 1052 res = tee_entry_std(arg, num_params); 1053 1054 thread_rpc_shm_cache_clear(&thr->shm_cache); 1055 thr->rpc_arg = NULL; 1056 1057 out_dec_map: 1058 mobj_dec_map(mobj); 1059 out_put_mobj: 1060 mobj_put(mobj); 1061 return res; 1062 } 1063 1064 /* 1065 * Helper routine for the assembly function thread_std_smc_entry() 1066 * 1067 * Note: this function is weak just to make link_dummies_paged.c happy. 1068 */ 1069 uint32_t __weak __thread_std_smc_entry(uint32_t a0, uint32_t a1, 1070 uint32_t a2, uint32_t a3, 1071 uint32_t a4, uint32_t a5 __unused) 1072 { 1073 /* 1074 * Arguments are supplied from handle_yielding_call() as: 1075 * a0 <- w1 1076 * a1 <- w3 1077 * a2 <- w4 1078 * a3 <- w5 1079 * a4 <- w6 1080 * a5 <- w7 1081 */ 1082 thread_get_tsd()->rpc_target_info = swap_src_dst(a0); 1083 if (a1 == OPTEE_FFA_YIELDING_CALL_WITH_ARG) 1084 return yielding_call_with_arg(reg_pair_to_64(a3, a2), a4); 1085 return FFA_DENIED; 1086 } 1087 1088 static bool set_fmem(struct optee_msg_param *param, struct thread_param *tpm) 1089 { 1090 uint64_t offs = tpm->u.memref.offs; 1091 1092 param->attr = tpm->attr - THREAD_PARAM_ATTR_MEMREF_IN + 1093 OPTEE_MSG_ATTR_TYPE_FMEM_INPUT; 1094 1095 param->u.fmem.offs_low = offs; 1096 param->u.fmem.offs_high = offs >> 32; 1097 if (param->u.fmem.offs_high != offs >> 32) 1098 return false; 1099 1100 param->u.fmem.size = tpm->u.memref.size; 1101 if (tpm->u.memref.mobj) { 1102 uint64_t cookie = mobj_get_cookie(tpm->u.memref.mobj); 1103 1104 /* If a mobj is passed it better be one with a valid cookie. */ 1105 if (cookie == OPTEE_MSG_FMEM_INVALID_GLOBAL_ID) 1106 return false; 1107 param->u.fmem.global_id = cookie; 1108 } else { 1109 param->u.fmem.global_id = OPTEE_MSG_FMEM_INVALID_GLOBAL_ID; 1110 } 1111 1112 return true; 1113 } 1114 1115 static uint32_t get_rpc_arg(uint32_t cmd, size_t num_params, 1116 struct thread_param *params, 1117 struct optee_msg_arg **arg_ret) 1118 { 1119 size_t sz = OPTEE_MSG_GET_ARG_SIZE(THREAD_RPC_MAX_NUM_PARAMS); 1120 struct thread_ctx *thr = threads + thread_get_id(); 1121 struct optee_msg_arg *arg = thr->rpc_arg; 1122 1123 if (num_params > THREAD_RPC_MAX_NUM_PARAMS) 1124 return TEE_ERROR_BAD_PARAMETERS; 1125 1126 if (!arg) { 1127 EMSG("rpc_arg not set"); 1128 return TEE_ERROR_GENERIC; 1129 } 1130 1131 memset(arg, 0, sz); 1132 arg->cmd = cmd; 1133 arg->num_params = num_params; 1134 arg->ret = TEE_ERROR_GENERIC; /* in case value isn't updated */ 1135 1136 for (size_t n = 0; n < num_params; n++) { 1137 switch (params[n].attr) { 1138 case THREAD_PARAM_ATTR_NONE: 1139 arg->params[n].attr = OPTEE_MSG_ATTR_TYPE_NONE; 1140 break; 1141 case THREAD_PARAM_ATTR_VALUE_IN: 1142 case THREAD_PARAM_ATTR_VALUE_OUT: 1143 case THREAD_PARAM_ATTR_VALUE_INOUT: 1144 arg->params[n].attr = params[n].attr - 1145 THREAD_PARAM_ATTR_VALUE_IN + 1146 OPTEE_MSG_ATTR_TYPE_VALUE_INPUT; 1147 arg->params[n].u.value.a = params[n].u.value.a; 1148 arg->params[n].u.value.b = params[n].u.value.b; 1149 arg->params[n].u.value.c = params[n].u.value.c; 1150 break; 1151 case THREAD_PARAM_ATTR_MEMREF_IN: 1152 case THREAD_PARAM_ATTR_MEMREF_OUT: 1153 case THREAD_PARAM_ATTR_MEMREF_INOUT: 1154 if (!set_fmem(arg->params + n, params + n)) 1155 return TEE_ERROR_BAD_PARAMETERS; 1156 break; 1157 default: 1158 return TEE_ERROR_BAD_PARAMETERS; 1159 } 1160 } 1161 1162 if (arg_ret) 1163 *arg_ret = arg; 1164 1165 return TEE_SUCCESS; 1166 } 1167 1168 static uint32_t get_rpc_arg_res(struct optee_msg_arg *arg, size_t num_params, 1169 struct thread_param *params) 1170 { 1171 for (size_t n = 0; n < num_params; n++) { 1172 switch (params[n].attr) { 1173 case THREAD_PARAM_ATTR_VALUE_OUT: 1174 case THREAD_PARAM_ATTR_VALUE_INOUT: 1175 params[n].u.value.a = arg->params[n].u.value.a; 1176 params[n].u.value.b = arg->params[n].u.value.b; 1177 params[n].u.value.c = arg->params[n].u.value.c; 1178 break; 1179 case THREAD_PARAM_ATTR_MEMREF_OUT: 1180 case THREAD_PARAM_ATTR_MEMREF_INOUT: 1181 params[n].u.memref.size = arg->params[n].u.fmem.size; 1182 break; 1183 default: 1184 break; 1185 } 1186 } 1187 1188 return arg->ret; 1189 } 1190 1191 uint32_t thread_rpc_cmd(uint32_t cmd, size_t num_params, 1192 struct thread_param *params) 1193 { 1194 struct thread_rpc_arg rpc_arg = { .call = { 1195 .w1 = thread_get_tsd()->rpc_target_info, 1196 .w4 = OPTEE_FFA_YIELDING_CALL_RETURN_RPC_CMD, 1197 }, 1198 }; 1199 struct optee_msg_arg *arg = NULL; 1200 uint32_t ret = 0; 1201 1202 ret = get_rpc_arg(cmd, num_params, params, &arg); 1203 if (ret) 1204 return ret; 1205 1206 thread_rpc(&rpc_arg); 1207 1208 return get_rpc_arg_res(arg, num_params, params); 1209 } 1210 1211 static void thread_rpc_free(unsigned int bt, uint64_t cookie, struct mobj *mobj) 1212 { 1213 struct thread_rpc_arg rpc_arg = { .call = { 1214 .w1 = thread_get_tsd()->rpc_target_info, 1215 .w4 = OPTEE_FFA_YIELDING_CALL_RETURN_RPC_CMD, 1216 }, 1217 }; 1218 struct thread_param param = THREAD_PARAM_VALUE(IN, bt, cookie, 0); 1219 uint32_t res2 = 0; 1220 uint32_t res = 0; 1221 1222 DMSG("freeing cookie %#"PRIx64, cookie); 1223 1224 res = get_rpc_arg(OPTEE_RPC_CMD_SHM_FREE, 1, ¶m, NULL); 1225 1226 mobj_put(mobj); 1227 res2 = mobj_ffa_unregister_by_cookie(cookie); 1228 if (res2) 1229 DMSG("mobj_ffa_unregister_by_cookie(%#"PRIx64"): %#"PRIx32, 1230 cookie, res2); 1231 if (!res) 1232 thread_rpc(&rpc_arg); 1233 } 1234 1235 static struct mobj *thread_rpc_alloc(size_t size, size_t align, unsigned int bt) 1236 { 1237 struct thread_rpc_arg rpc_arg = { .call = { 1238 .w1 = thread_get_tsd()->rpc_target_info, 1239 .w4 = OPTEE_FFA_YIELDING_CALL_RETURN_RPC_CMD, 1240 }, 1241 }; 1242 struct thread_param param = THREAD_PARAM_VALUE(IN, bt, size, align); 1243 struct optee_msg_arg *arg = NULL; 1244 unsigned int internal_offset = 0; 1245 struct mobj *mobj = NULL; 1246 uint64_t cookie = 0; 1247 1248 if (get_rpc_arg(OPTEE_RPC_CMD_SHM_ALLOC, 1, ¶m, &arg)) 1249 return NULL; 1250 1251 thread_rpc(&rpc_arg); 1252 1253 if (arg->num_params != 1 || 1254 arg->params->attr != OPTEE_MSG_ATTR_TYPE_FMEM_OUTPUT) 1255 return NULL; 1256 1257 internal_offset = READ_ONCE(arg->params->u.fmem.internal_offs); 1258 cookie = READ_ONCE(arg->params->u.fmem.global_id); 1259 mobj = mobj_ffa_get_by_cookie(cookie, internal_offset); 1260 if (!mobj) { 1261 DMSG("mobj_ffa_get_by_cookie(%#"PRIx64", %#x): failed", 1262 cookie, internal_offset); 1263 return NULL; 1264 } 1265 1266 assert(mobj_is_nonsec(mobj)); 1267 1268 if (mobj->size < size) { 1269 DMSG("Mobj %#"PRIx64": wrong size", cookie); 1270 mobj_put(mobj); 1271 return NULL; 1272 } 1273 1274 if (mobj_inc_map(mobj)) { 1275 DMSG("mobj_inc_map(%#"PRIx64"): failed", cookie); 1276 mobj_put(mobj); 1277 return NULL; 1278 } 1279 1280 return mobj; 1281 } 1282 1283 struct mobj *thread_rpc_alloc_payload(size_t size) 1284 { 1285 return thread_rpc_alloc(size, 8, OPTEE_RPC_SHM_TYPE_APPL); 1286 } 1287 1288 struct mobj *thread_rpc_alloc_kernel_payload(size_t size) 1289 { 1290 return thread_rpc_alloc(size, 8, OPTEE_RPC_SHM_TYPE_KERNEL); 1291 } 1292 1293 void thread_rpc_free_kernel_payload(struct mobj *mobj) 1294 { 1295 thread_rpc_free(OPTEE_RPC_SHM_TYPE_KERNEL, mobj_get_cookie(mobj), mobj); 1296 } 1297 1298 void thread_rpc_free_payload(struct mobj *mobj) 1299 { 1300 thread_rpc_free(OPTEE_RPC_SHM_TYPE_APPL, mobj_get_cookie(mobj), 1301 mobj); 1302 } 1303 1304 struct mobj *thread_rpc_alloc_global_payload(size_t size) 1305 { 1306 return thread_rpc_alloc(size, 8, OPTEE_RPC_SHM_TYPE_GLOBAL); 1307 } 1308 1309 void thread_rpc_free_global_payload(struct mobj *mobj) 1310 { 1311 thread_rpc_free(OPTEE_RPC_SHM_TYPE_GLOBAL, mobj_get_cookie(mobj), 1312 mobj); 1313 } 1314 1315 void thread_spmc_register_secondary_ep(vaddr_t ep) 1316 { 1317 unsigned long ret = 0; 1318 1319 /* Let the SPM know the entry point for secondary CPUs */ 1320 ret = thread_smc(FFA_SECONDARY_EP_REGISTER_64, ep, 0, 0); 1321 1322 if (ret != FFA_SUCCESS_32 && ret != FFA_SUCCESS_64) 1323 EMSG("FFA_SECONDARY_EP_REGISTER_64 ret %#lx", ret); 1324 } 1325 1326 #if defined(CFG_CORE_SEL1_SPMC) 1327 static TEE_Result spmc_init(void) 1328 { 1329 my_endpoint_id = SPMC_ENDPOINT_ID; 1330 DMSG("My endpoint ID %#x", my_endpoint_id); 1331 1332 return TEE_SUCCESS; 1333 } 1334 #else /* !defined(CFG_CORE_SEL1_SPMC) */ 1335 static bool is_ffa_success(uint32_t fid) 1336 { 1337 #ifdef ARM64 1338 if (fid == FFA_SUCCESS_64) 1339 return true; 1340 #endif 1341 return fid == FFA_SUCCESS_32; 1342 } 1343 1344 static void spmc_rxtx_map(struct ffa_rxtx *rxtx) 1345 { 1346 struct thread_smc_args args = { 1347 #ifdef ARM64 1348 .a0 = FFA_RXTX_MAP_64, 1349 #else 1350 .a0 = FFA_RXTX_MAP_32, 1351 #endif 1352 .a1 = virt_to_phys(rxtx->tx), 1353 .a2 = virt_to_phys(rxtx->rx), 1354 .a3 = 1, 1355 }; 1356 1357 thread_smccc(&args); 1358 if (!is_ffa_success(args.a0)) { 1359 if (args.a0 == FFA_ERROR) 1360 EMSG("rxtx map failed with error %ld", args.a2); 1361 else 1362 EMSG("rxtx map failed"); 1363 panic(); 1364 } 1365 } 1366 1367 static uint16_t spmc_get_id(void) 1368 { 1369 struct thread_smc_args args = { 1370 .a0 = FFA_ID_GET, 1371 }; 1372 1373 thread_smccc(&args); 1374 if (!is_ffa_success(args.a0)) { 1375 if (args.a0 == FFA_ERROR) 1376 EMSG("Get id failed with error %ld", args.a2); 1377 else 1378 EMSG("Get id failed"); 1379 panic(); 1380 } 1381 1382 return args.a2; 1383 } 1384 1385 static struct ffa_mem_transaction *spmc_retrieve_req(uint64_t cookie) 1386 { 1387 struct ffa_mem_transaction *trans_descr = nw_rxtx.tx; 1388 struct ffa_mem_access *acc_descr_array = NULL; 1389 struct ffa_mem_access_perm *perm_descr = NULL; 1390 size_t size = sizeof(*trans_descr) + 1391 1 * sizeof(struct ffa_mem_access); 1392 struct thread_smc_args args = { 1393 .a0 = FFA_MEM_RETRIEVE_REQ_32, 1394 .a1 = size, /* Total Length */ 1395 .a2 = size, /* Frag Length == Total length */ 1396 .a3 = 0, /* Address, Using TX -> MBZ */ 1397 .a4 = 0, /* Using TX -> MBZ */ 1398 }; 1399 1400 memset(trans_descr, 0, size); 1401 trans_descr->sender_id = thread_get_tsd()->rpc_target_info; 1402 trans_descr->mem_reg_attr = FFA_NORMAL_MEM_REG_ATTR; 1403 trans_descr->global_handle = cookie; 1404 trans_descr->flags = FFA_MEMORY_REGION_TRANSACTION_TYPE_SHARE | 1405 FFA_MEMORY_REGION_FLAG_ANY_ALIGNMENT; 1406 trans_descr->mem_access_count = 1; 1407 acc_descr_array = trans_descr->mem_access_array; 1408 acc_descr_array->region_offs = 0; 1409 acc_descr_array->reserved = 0; 1410 perm_descr = &acc_descr_array->access_perm; 1411 perm_descr->endpoint_id = my_endpoint_id; 1412 perm_descr->perm = FFA_MEM_ACC_RW; 1413 perm_descr->flags = 0; 1414 1415 thread_smccc(&args); 1416 if (args.a0 != FFA_MEM_RETRIEVE_RESP) { 1417 if (args.a0 == FFA_ERROR) 1418 EMSG("Failed to fetch cookie %#"PRIx64" error code %d", 1419 cookie, (int)args.a2); 1420 else 1421 EMSG("Failed to fetch cookie %#"PRIx64" a0 %#"PRIx64, 1422 cookie, args.a0); 1423 return NULL; 1424 } 1425 1426 return nw_rxtx.rx; 1427 } 1428 1429 void thread_spmc_relinquish(uint64_t cookie) 1430 { 1431 struct ffa_mem_relinquish *relinquish_desc = nw_rxtx.tx; 1432 struct thread_smc_args args = { 1433 .a0 = FFA_MEM_RELINQUISH, 1434 }; 1435 1436 memset(relinquish_desc, 0, sizeof(*relinquish_desc)); 1437 relinquish_desc->handle = cookie; 1438 relinquish_desc->flags = 0; 1439 relinquish_desc->endpoint_count = 1; 1440 relinquish_desc->endpoint_id_array[0] = my_endpoint_id; 1441 thread_smccc(&args); 1442 if (!is_ffa_success(args.a0)) 1443 EMSG("Failed to relinquish cookie %#"PRIx64, cookie); 1444 } 1445 1446 static int set_pages(struct ffa_address_range *regions, 1447 unsigned int num_regions, unsigned int num_pages, 1448 struct mobj_ffa *mf) 1449 { 1450 unsigned int n = 0; 1451 unsigned int idx = 0; 1452 1453 for (n = 0; n < num_regions; n++) { 1454 unsigned int page_count = READ_ONCE(regions[n].page_count); 1455 uint64_t addr = READ_ONCE(regions[n].address); 1456 1457 if (mobj_ffa_add_pages_at(mf, &idx, addr, page_count)) 1458 return FFA_INVALID_PARAMETERS; 1459 } 1460 1461 if (idx != num_pages) 1462 return FFA_INVALID_PARAMETERS; 1463 1464 return 0; 1465 } 1466 1467 struct mobj_ffa *thread_spmc_populate_mobj_from_rx(uint64_t cookie) 1468 { 1469 struct mobj_ffa *ret = NULL; 1470 struct ffa_mem_transaction *retrieve_desc = NULL; 1471 struct ffa_mem_access *descr_array = NULL; 1472 struct ffa_mem_region *descr = NULL; 1473 struct mobj_ffa *mf = NULL; 1474 unsigned int num_pages = 0; 1475 unsigned int offs = 0; 1476 struct thread_smc_args ffa_rx_release_args = { 1477 .a0 = FFA_RX_RELEASE 1478 }; 1479 1480 /* 1481 * OP-TEE is only supporting a single mem_region while the 1482 * specification allows for more than one. 1483 */ 1484 retrieve_desc = spmc_retrieve_req(cookie); 1485 if (!retrieve_desc) { 1486 EMSG("Failed to retrieve cookie from rx buffer %#"PRIx64, 1487 cookie); 1488 return NULL; 1489 } 1490 1491 descr_array = retrieve_desc->mem_access_array; 1492 offs = READ_ONCE(descr_array->region_offs); 1493 descr = (struct ffa_mem_region *)((vaddr_t)retrieve_desc + offs); 1494 1495 num_pages = READ_ONCE(descr->total_page_count); 1496 mf = mobj_ffa_spmc_new(cookie, num_pages); 1497 if (!mf) 1498 goto out; 1499 1500 if (set_pages(descr->address_range_array, 1501 READ_ONCE(descr->address_range_count), num_pages, mf)) { 1502 mobj_ffa_spmc_delete(mf); 1503 goto out; 1504 } 1505 1506 ret = mf; 1507 1508 out: 1509 /* Release RX buffer after the mem retrieve request. */ 1510 thread_smccc(&ffa_rx_release_args); 1511 1512 return ret; 1513 } 1514 1515 static TEE_Result spmc_init(void) 1516 { 1517 spmc_rxtx_map(&nw_rxtx); 1518 my_endpoint_id = spmc_get_id(); 1519 DMSG("My endpoint ID %#x", my_endpoint_id); 1520 1521 return TEE_SUCCESS; 1522 } 1523 #endif /* !defined(CFG_CORE_SEL1_SPMC) */ 1524 1525 service_init(spmc_init); 1526