1/* SPDX-License-Identifier: (BSD-2-Clause AND MIT) */ 2/* 3 * Copyright (c) 2014, Linaro Limited 4 * All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions are met: 8 * 9 * 1. Redistributions of source code must retain the above copyright notice, 10 * this list of conditions and the following disclaimer. 11 * 12 * 2. Redistributions in binary form must reproduce the above copyright notice, 13 * this list of conditions and the following disclaimer in the documentation 14 * and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 20 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26 * POSSIBILITY OF SUCH DAMAGE. 27 */ 28 29/* 30 * Copyright (c) 2008-2010 Travis Geiselbrecht 31 * 32 * Permission is hereby granted, free of charge, to any person obtaining 33 * a copy of this software and associated documentation files 34 * (the "Software"), to deal in the Software without restriction, 35 * including without limitation the rights to use, copy, modify, merge, 36 * publish, distribute, sublicense, and/or sell copies of the Software, 37 * and to permit persons to whom the Software is furnished to do so, 38 * subject to the following conditions: 39 * 40 * The above copyright notice and this permission notice shall be 41 * included in all copies or substantial portions of the Software. 42 * 43 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 44 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 45 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. 46 * IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY 47 * CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 48 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 49 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 50 */ 51 52#include <mm/core_mmu.h> 53#include <platform_config.h> 54#include <util.h> 55 56/* 57 * Note: 58 * Clang 11 (ld.lld) generates non-relocatable reference when using ROUNDDOWN() 59 * from <util.h>, which does not work with ASLR. 60 */ 61#define LD_ROUNDDOWN(x, y) ((x) - ((x) % (y))) 62 63OUTPUT_FORMAT(CFG_KERN_LINKER_FORMAT) 64OUTPUT_ARCH(CFG_KERN_LINKER_ARCH) 65 66ENTRY(_start) 67SECTIONS 68{ 69 . = TEE_LOAD_ADDR; 70 ASSERT(!(TEE_LOAD_ADDR & (SMALL_PAGE_SIZE - 1)), 71 "text start should be page aligned") 72 __text_start = .; 73 74 /* 75 * Memory between TEE_LOAD_ADDR and page aligned rounded down 76 * value will be mapped with unpaged "text" section attributes: 77 * likely to be read-only/executable. 78 */ 79 __flatmap_unpg_rx_start = LD_ROUNDDOWN(__text_start, SMALL_PAGE_SIZE); 80 81 .text : { 82 KEEP(*(.text._start)) 83 __identity_map_init_start = .; 84 __text_data_start = .; 85 *(.identity_map.data) 86 __text_data_end = .; 87 *(.identity_map .identity_map.* \ 88 /* 89 * The one below is needed because it's a weak 90 * symbol that may be overridden by platform 91 * specific code. 92 */ 93 .text.get_core_pos_mpidr) 94 __identity_map_init_end = .; 95 KEEP(*(.text.init .text.plat_cpu_reset_early \ 96 .text.reset .text.reset_primary .text.unhandled_cpu \ 97 .text.__assert_flat_mapped_range)) 98 99#ifdef CFG_WITH_PAGER 100 *(.text) 101/* Include list of sections needed for paging */ 102#include <text_unpaged.ld.S> 103#else 104 *(.text .text.*) 105#endif 106 *(.sram.text.glue_7* .gnu.linkonce.t.*) 107 . = ALIGN(8); 108 } 109 __text_end = .; 110 111#ifdef CFG_CORE_RODATA_NOEXEC 112 . = ALIGN(SMALL_PAGE_SIZE); 113#endif 114 __flatmap_unpg_rx_size = . - __flatmap_unpg_rx_start; 115 __flatmap_unpg_ro_start = .; 116 117 .rodata : ALIGN(8) { 118 __rodata_start = .; 119 *(.gnu.linkonce.r.*) 120#ifdef CFG_WITH_PAGER 121 *(.rodata .rodata.__unpaged .rodata.__unpaged.*) 122#include <rodata_unpaged.ld.S> 123#else 124 *(.rodata .rodata.*) 125#ifndef CFG_CORE_ASLR 126 . = ALIGN(8); 127 KEEP(*(SORT(.scattered_array*))); 128#endif 129#endif 130 . = ALIGN(8); 131 __rodata_end = .; 132 } 133 134#if defined(CFG_CORE_ASLR) 135 .data.rel.ro : { 136#if !defined(CFG_WITH_PAGER) 137 . = ALIGN(8); 138 KEEP(*(SORT(.scattered_array*))); 139#endif 140 *(.data.rel.ro.__unpaged .data.rel.ro.__unpaged.*) 141 } 142#endif 143 144 .got : { *(.got.plt) *(.got) } 145 .note.gnu.property : { *(.note.gnu.property) } 146 .plt : { *(.plt) } 147 148 .ctors : ALIGN(8) { 149 __ctor_list = .; 150 KEEP(*(.ctors .ctors.* .init_array .init_array.*)) 151 __ctor_end = .; 152 } 153 .dtors : ALIGN(8) { 154 __dtor_list = .; 155 KEEP(*(.dtors .dtors.* .fini_array .fini_array.*)) 156 __dtor_end = .; 157 } 158 159 /* .ARM.exidx is sorted, so has to go in its own output section. */ 160 .ARM.exidx : ALIGN(8) { 161 __exidx_start = .; 162 *(.ARM.exidx* .gnu.linkonce.armexidx.*) 163 __exidx_end = .; 164 } 165 166 .ARM.extab : ALIGN(8) { 167 __extab_start = .; 168 *(.ARM.extab*) 169 __extab_end = .; 170 } 171 172 /* Start page aligned read-write memory */ 173#ifdef CFG_CORE_RWDATA_NOEXEC 174 . = ALIGN(SMALL_PAGE_SIZE); 175#endif 176 __flatmap_unpg_ro_size = . - __flatmap_unpg_ro_start; 177 178#ifdef CFG_NS_VIRTUALIZATION 179 __flatmap_nex_rw_start = . ; 180 .nex_data : ALIGN(8) { 181 *(.nex_data .nex_data.*) 182 } 183 184 .nex_bss : ALIGN(8) { 185 __nex_bss_start = .; 186 *(.nex_bss .nex_bss.*) 187 __nex_bss_end = .; 188 } 189 190 /* 191 * We want to keep all nexus memory in one place, because 192 * it should be always mapped and it is easier to map one 193 * memory region than two. 194 * Next section are NOLOAD ones, but they are followed 195 * by sections with data. Thus, this NOLOAD section will 196 * be included in the resulting binary, filled with zeroes 197 */ 198 .nex_stack (NOLOAD) : { 199 __nozi_stack_start = .; 200 KEEP(*(.nozi_stack.stack_tmp .nozi_stack.stack_abt)) 201 . = ALIGN(8); 202 __nozi_stack_end = .; 203 } 204 205 .nex_heap (NOLOAD) : { 206 __nex_heap_start = .; 207 . += CFG_CORE_NEX_HEAP_SIZE; 208 . = ALIGN(16 * 1024); 209 __nex_heap_end = .; 210 } 211 .nex_nozi (NOLOAD) : { 212 ASSERT(!(ABSOLUTE(.) & (16 * 1024 - 1)), "align nozi to 16kB"); 213 KEEP(*(.nozi.mmu.base_table .nozi.mmu.l2)) 214 } 215 216 . = ALIGN(SMALL_PAGE_SIZE); 217 218 __flatmap_nex_rw_size = . - __flatmap_nex_rw_start; 219 __flatmap_nex_rw_end = .; 220#endif 221 222 __flatmap_unpg_rw_start = .; 223 224 .data : ALIGN(8) { 225 /* writable data */ 226 __data_start_rom = .; 227 /* in one segment binaries, the rom data address is on top 228 of the ram data address */ 229 __data_start = .; 230 *(.data .data.* .gnu.linkonce.d.*) 231 . = ALIGN(8); 232 } 233 234 /* unintialized data */ 235 .bss : { 236 __data_end = .; 237 __bss_start = .; 238 *(.bss .bss.*) 239 *(.gnu.linkonce.b.*) 240 *(COMMON) 241 . = ALIGN(8); 242 __bss_end = .; 243 } 244 245 .heap1 (NOLOAD) : { 246 /* 247 * We're keeping track of the padding added before the 248 * .nozi section so we can do something useful with 249 * this otherwise wasted memory. 250 */ 251 __heap1_start = .; 252#ifndef CFG_WITH_PAGER 253 . += CFG_CORE_HEAP_SIZE; 254#endif 255#ifdef CFG_WITH_LPAE 256 . = ALIGN(4 * 1024); 257#else 258 . = ALIGN(16 * 1024); 259#endif 260 __heap1_end = .; 261 } 262 /* 263 * Uninitialized data that shouldn't be zero initialized at 264 * runtime. 265 * 266 * L1 mmu table requires 16 KiB alignment 267 */ 268 .nozi (NOLOAD) : { 269 __nozi_start = .; 270 KEEP(*(.nozi .nozi.*)) 271 . = ALIGN(16); 272 __nozi_end = .; 273 /* 274 * If virtualization is enabled, abt and tmp stacks will placed 275 * at above .nex_stack section and thread stacks will go there 276 */ 277 __nozi_stack_start = .; 278 KEEP(*(.nozi_stack .nozi_stack.*)) 279 . = ALIGN(8); 280 __nozi_stack_end = .; 281 } 282 283#ifdef CFG_WITH_PAGER 284 .heap2 (NOLOAD) : { 285 __heap2_start = .; 286 /* 287 * Reserve additional memory for heap, the total should be 288 * at least CFG_CORE_HEAP_SIZE, but count what has already 289 * been reserved in .heap1 290 */ 291 . += CFG_CORE_HEAP_SIZE - (__heap1_end - __heap1_start); 292 . = ALIGN(SMALL_PAGE_SIZE); 293 __heap2_end = .; 294 } 295 296 /* Start page aligned read-only memory */ 297 __flatmap_unpg_rw_size = . - __flatmap_unpg_rw_start; 298 299 __init_start = .; 300 __flatmap_init_rx_start = .; 301 302 ASSERT(!(__flatmap_init_rx_start & (SMALL_PAGE_SIZE - 1)), 303 "read-write memory is not paged aligned") 304 305 .text_init : { 306 __text_init_start = .; 307/* 308 * Include list of sections needed for boot initialization, this list 309 * overlaps with unpaged.ld.S but since unpaged.ld.S is first all those 310 * sections will go into the unpaged area. 311 */ 312#include <text_init.ld.S> 313 KEEP(*(.text.startup.*)); 314 /* Make sure constructor functions are available during init */ 315 KEEP(*(.text._GLOBAL__sub_*)); 316 . = ALIGN(8); 317 __text_init_end = .; 318 } 319 320#ifdef CFG_CORE_RODATA_NOEXEC 321 . = ALIGN(SMALL_PAGE_SIZE); 322#endif 323 __flatmap_init_rx_size = . - __flatmap_init_rx_start; 324 __flatmap_init_ro_start = .; 325 326 .rodata_init : { 327 __rodata_init_start = .; 328#include <rodata_init.ld.S> 329#ifndef CFG_CORE_ASLR 330 . = ALIGN(8); 331 KEEP(*(SORT(.scattered_array*))); 332#endif 333 __rodata_init_end = .; 334 } 335#ifdef CFG_CORE_ASLR 336 .data.rel.ro_init : ALIGN(8) { 337 KEEP(*(SORT(.scattered_array*))); 338 } 339#endif 340 . = ALIGN(8); 341 __ro_and_relro_data_init_end = .; 342 343 __init_end = ALIGN(__ro_and_relro_data_init_end, SMALL_PAGE_SIZE); 344 __get_tee_init_end = __init_end; 345 __init_size = __init_end - __init_start; 346 347 /* vcore flat map stops here. No need to page align, rodata follows. */ 348 __flatmap_init_ro_size = __init_end - __flatmap_init_ro_start; 349 350 .rodata_pageable : ALIGN(8) { 351 __rodata_pageable_start = .; 352 *(.rodata*) 353 __rodata_pageable_end = .; 354 } 355 356#ifdef CFG_CORE_RODATA_NOEXEC 357 . = ALIGN(SMALL_PAGE_SIZE); 358#endif 359 360 .text_pageable : ALIGN(8) { 361 __text_pageable_start = .; 362 *(.text*) 363 . = ALIGN(SMALL_PAGE_SIZE); 364 __text_pageable_end = .; 365 } 366 367 __pageable_part_end = .; 368 __pageable_part_start = __init_end; 369 __pageable_start = __init_start; 370 __pageable_end = __pageable_part_end; 371 372 ASSERT(TEE_LOAD_ADDR >= TEE_RAM_START, 373 "Load address before start of physical memory") 374 ASSERT(TEE_LOAD_ADDR < (TEE_RAM_START + TEE_RAM_PH_SIZE), 375 "Load address after end of physical memory") 376 ASSERT((TEE_RAM_START + TEE_RAM_PH_SIZE - __init_end) > 377 SMALL_PAGE_SIZE * 2 + 378 (__pageable_end - __pageable_start) / 4096 * 32 + 379 SIZEOF(.rel) / 2 + SIZEOF(.rela) / 3 , 380 "Too few free pages to initialize paging") 381 382 383#endif /*CFG_WITH_PAGER*/ 384 385#ifdef CFG_CORE_SANITIZE_KADDRESS 386 . = TEE_RAM_START + (TEE_RAM_VA_SIZE * 8) / 9 - 8; 387 . = ALIGN(8); 388 .asan_shadow : { 389 __asan_shadow_start = .; 390 . += TEE_RAM_VA_SIZE / 9; 391 __asan_shadow_end = .; 392 __asan_shadow_size = __asan_shadow_end - __asan_shadow_start; 393 } 394#endif /*CFG_CORE_SANITIZE_KADDRESS*/ 395 396 __end = .; 397 398#ifndef CFG_WITH_PAGER 399 __init_size = __data_end - TEE_LOAD_ADDR; 400#endif 401 /* 402 * Guard against moving the location counter backwards in the assignment 403 * below. 404 */ 405 ASSERT(. <= (TEE_RAM_START + TEE_RAM_VA_SIZE), 406 "TEE_RAM_VA_SIZE is too small") 407 . = TEE_RAM_START + TEE_RAM_VA_SIZE; 408 409 _end_of_ram = .; 410 411#ifndef CFG_WITH_PAGER 412 __flatmap_unpg_rw_size = _end_of_ram - __flatmap_unpg_rw_start; 413 __get_tee_init_end = .; 414#endif 415 416 /* 417 * These regions will not become a normal part of the dumped 418 * binary, instead some are interpreted by the dump script and 419 * converted into suitable format for OP-TEE itself to use. 420 */ 421 .dynamic : { *(.dynamic) } 422 .hash : { *(.hash) } 423 .dynsym : { *(.dynsym) } 424 .dynstr : { *(.dynstr) } 425 426 .rel : { 427 *(.rel.*) 428 } 429 .rela : { 430 *(.rela.*) 431 } 432#if !defined(CFG_CORE_ASLR) && !defined(CFG_CORE_PHYS_RELOCATABLE) 433 ASSERT(SIZEOF(.rel) == 0, "Relocation entries not expected") 434 ASSERT(SIZEOF(.rela) == 0, "Relocation entries not expected") 435#endif 436 437 /DISCARD/ : { 438 /* Strip unnecessary stuff */ 439 *(.comment .note .eh_frame .interp) 440 /* Strip meta variables */ 441 *(__keep_meta_vars*) 442 } 443 444} 445 446/* Unpaged read-only memories */ 447__vcore_unpg_rx_start = __flatmap_unpg_rx_start; 448__vcore_unpg_ro_start = __flatmap_unpg_ro_start; 449#ifdef CFG_CORE_RODATA_NOEXEC 450__vcore_unpg_rx_size = __flatmap_unpg_rx_size; 451__vcore_unpg_ro_size = __flatmap_unpg_ro_size; 452#else 453__vcore_unpg_rx_size = __flatmap_unpg_rx_size + __flatmap_unpg_ro_size; 454__vcore_unpg_ro_size = 0; 455#endif 456__vcore_unpg_rx_end = __vcore_unpg_rx_start + __vcore_unpg_rx_size; 457__vcore_unpg_ro_end = __vcore_unpg_ro_start + __vcore_unpg_ro_size; 458 459/* Unpaged read-write memory */ 460__vcore_unpg_rw_start = __flatmap_unpg_rw_start; 461__vcore_unpg_rw_size = __flatmap_unpg_rw_size; 462__vcore_unpg_rw_end = __vcore_unpg_rw_start + __vcore_unpg_rw_size; 463 464#ifdef CFG_NS_VIRTUALIZATION 465/* Nexus read-write memory */ 466__vcore_nex_rw_start = __flatmap_nex_rw_start; 467__vcore_nex_rw_size = __flatmap_nex_rw_size; 468__vcore_nex_rw_end = __vcore_nex_rw_start + __vcore_nex_rw_size; 469#endif 470 471#ifdef CFG_WITH_PAGER 472/* 473 * Core init mapping shall cover up to end of the physical RAM. 474 * This is required since the hash table is appended to the 475 * binary data after the firmware build sequence. 476 */ 477#define __FLATMAP_PAGER_TRAILING_SPACE \ 478 (TEE_RAM_START + TEE_RAM_PH_SIZE - \ 479 (__flatmap_init_ro_start + __flatmap_init_ro_size)) 480 481/* Paged/init read-only memories */ 482__vcore_init_rx_start = __flatmap_init_rx_start; 483__vcore_init_ro_start = __flatmap_init_ro_start; 484#ifdef CFG_CORE_RODATA_NOEXEC 485__vcore_init_rx_size = __flatmap_init_rx_size; 486__vcore_init_ro_size = __flatmap_init_ro_size + __FLATMAP_PAGER_TRAILING_SPACE; 487#else 488__vcore_init_rx_size = __flatmap_init_rx_size + __flatmap_init_ro_size + 489 __FLATMAP_PAGER_TRAILING_SPACE; 490__vcore_init_ro_size = 0; 491#endif /* CFG_CORE_RODATA_NOEXEC */ 492__vcore_init_rx_end = __vcore_init_rx_start + __vcore_init_rx_size; 493__vcore_init_ro_end = __vcore_init_ro_start + __vcore_init_ro_size; 494#endif /* CFG_WITH_PAGER */ 495 496#ifdef CFG_CORE_SANITIZE_KADDRESS 497__asan_map_start = (__asan_shadow_start / SMALL_PAGE_SIZE) * 498 SMALL_PAGE_SIZE; 499__asan_map_end = ((__asan_shadow_end - 1) / SMALL_PAGE_SIZE) * 500 SMALL_PAGE_SIZE + SMALL_PAGE_SIZE; 501__asan_map_size = __asan_map_end - __asan_map_start; 502#endif /*CFG_CORE_SANITIZE_KADDRESS*/ 503