xref: /optee_os/core/arch/arm/arm.mk (revision 63d9f596450c2a6a67be2c8f57fcc49e61ea0853)
1331ebf7eSJerome Forissier# Setup compiler for the core module
2331ebf7eSJerome Forissierifeq ($(CFG_ARM64_core),y)
3331ebf7eSJerome Forissierarch-bits-core := 64
4331ebf7eSJerome Forissierelse
5331ebf7eSJerome Forissierarch-bits-core := 32
6331ebf7eSJerome Forissierendif
7331ebf7eSJerome ForissierCROSS_COMPILE_core := $(CROSS_COMPILE$(arch-bits-core))
8331ebf7eSJerome ForissierCOMPILER_core := $(COMPILER)
9331ebf7eSJerome Forissierinclude mk/$(COMPILER_core).mk
10331ebf7eSJerome Forissier
11331ebf7eSJerome Forissier# Defines the cc-option macro using the compiler set for the core module
12331ebf7eSJerome Forissierinclude mk/cc-option.mk
13331ebf7eSJerome Forissier
149ba34389SJens Wiklander# Size of emulated TrustZone protected SRAM, 448 kB.
1579a90f9bSJens Wiklander# Only applicable when paging is enabled.
169ba34389SJens WiklanderCFG_CORE_TZSRAM_EMUL_SIZE ?= 458752
17cc8fda93SJens Wiklander
18cc8fda93SJens Wiklanderifneq ($(CFG_LPAE_ADDR_SPACE_SIZE),)
19cc8fda93SJens Wiklander$(warning Error: CFG_LPAE_ADDR_SPACE_SIZE is not supported any longer)
20cc8fda93SJens Wiklander$(error Error: Please use CFG_LPAE_ADDR_SPACE_BITS instead)
21cc8fda93SJens Wiklanderendif
22cc8fda93SJens Wiklander
23cc8fda93SJens WiklanderCFG_LPAE_ADDR_SPACE_BITS ?= 32
24*63d9f596SJens Wiklanderifeq ($(CFG_ARM32_core),y)
25*63d9f596SJens Wiklander$(call force,CFG_LPAE_ADDR_SPACE_BITS,32)
26*63d9f596SJens Wiklanderendif
27a189a570SPascal Brand
2875fddfb8SPeng FanCFG_MMAP_REGIONS ?= 13
2942dd7a20SfangsuowuCFG_RESERVED_VASPACE_SIZE ?= (1024 * 1024 * 10)
3075fddfb8SPeng Fan
31abe38974SJens Wiklanderifeq ($(CFG_ARM64_core),y)
32bc14a5ccSJerome Forissierifeq ($(CFG_ARM32_core),y)
33bc14a5ccSJerome Forissier$(error CFG_ARM64_core and CFG_ARM32_core cannot be both 'y')
34bc14a5ccSJerome Forissierendif
357a976658SJerome ForissierCFG_KERN_LINKER_FORMAT ?= elf64-littleaarch64
367a976658SJerome ForissierCFG_KERN_LINKER_ARCH ?= aarch64
374518cdc1SJens Wiklander# TCR_EL1.IPS needs to be initialized according to the largest physical
384518cdc1SJens Wiklander# address that we need to map.
394518cdc1SJens Wiklander# Physical address size
404518cdc1SJens Wiklander# 32 bits, 4GB.
414518cdc1SJens Wiklander# 36 bits, 64GB.
424518cdc1SJens Wiklander# (etc.)
434518cdc1SJens WiklanderCFG_CORE_ARM64_PA_BITS ?= 32
44aeb2ac09SJerome Forissier$(call force,CFG_WITH_LPAE,y)
4559ac3927SZeng Taoelse
46bc14a5ccSJerome Forissier$(call force,CFG_ARM32_core,y)
477a976658SJerome ForissierCFG_KERN_LINKER_FORMAT ?= elf32-littlearm
487a976658SJerome ForissierCFG_KERN_LINKER_ARCH ?= arm
497a976658SJerome Forissierendif
507a976658SJerome Forissier
510de9a5fbSJens Wiklanderifeq ($(CFG_TA_FLOAT_SUPPORT),y)
520de9a5fbSJens Wiklander# Use hard-float for floating point support in user TAs instead of
530de9a5fbSJens Wiklander# soft-float
540de9a5fbSJens WiklanderCFG_WITH_VFP ?= y
550de9a5fbSJens Wiklanderifeq ($(CFG_ARM64_core),y)
560de9a5fbSJens Wiklander# AArch64 has no fallback to soft-float
570de9a5fbSJens Wiklander$(call force,CFG_WITH_VFP,y)
580de9a5fbSJens Wiklanderendif
590de9a5fbSJens Wiklanderifeq ($(CFG_WITH_VFP),y)
609551f4e5SJens Wiklanderarm64-platform-hard-float-enabled := y
619551f4e5SJens Wiklanderifneq ($(CFG_TA_ARM32_NO_HARD_FLOAT_SUPPORT),y)
629551f4e5SJens Wiklanderarm32-platform-hard-float-enabled := y
639551f4e5SJens Wiklanderendif
640de9a5fbSJens Wiklanderendif
650de9a5fbSJens Wiklanderendif
660de9a5fbSJens Wiklander
673bc90f3dSJens Wiklander# Adds protection against CVE-2017-5715 also know as Spectre
683bc90f3dSJens Wiklander# (https://spectreattack.com)
693bc90f3dSJens Wiklander# See also https://developer.arm.com/-/media/Files/pdf/Cache_Speculation_Side-channels.pdf
703bc90f3dSJens Wiklander# Variant 2
713bc90f3dSJens WiklanderCFG_CORE_WORKAROUND_SPECTRE_BP ?= y
7240511940SJens Wiklander# Same as CFG_CORE_WORKAROUND_SPECTRE_BP but targeting exceptions from
73ce08459aSJens Wiklander# secure EL0 instead of non-secure world, including mitigation for
74ce08459aSJens Wiklander# CVE-2022-23960.
7540511940SJens WiklanderCFG_CORE_WORKAROUND_SPECTRE_BP_SEC ?= $(CFG_CORE_WORKAROUND_SPECTRE_BP)
763bc90f3dSJens Wiklander
7714d6d42bSJens Wiklander# Adds protection against a tool like Cachegrab
7814d6d42bSJens Wiklander# (https://github.com/nccgroup/cachegrab), which uses non-secure interrupts
7914d6d42bSJens Wiklander# to prime and later analyze the L1D, L1I and BTB caches to gain
8014d6d42bSJens Wiklander# information from secure world execution.
8114d6d42bSJens WiklanderCFG_CORE_WORKAROUND_NSITR_CACHE_PRIME ?= y
8214d6d42bSJens Wiklanderifeq ($(CFG_CORE_WORKAROUND_NSITR_CACHE_PRIME),y)
8314d6d42bSJens Wiklander$(call force,CFG_CORE_WORKAROUND_SPECTRE_BP,y,Required by CFG_CORE_WORKAROUND_NSITR_CACHE_PRIME)
8414d6d42bSJens Wiklanderendif
8514d6d42bSJens Wiklander
86768dffe5SVesa Jääskeläinen# Adds workarounds against if ARM core is configured with Non-maskable FIQ
87768dffe5SVesa Jääskeläinen# (NMFI) support. This is indicated by SCTLR.NMFI being true. NMFI cannot be
88768dffe5SVesa Jääskeläinen# disabled by software and as it affects atomic context end result will be
89768dffe5SVesa Jääskeläinen# prohibiting FIQ signal usage in OP-TEE and applying some tweaks to make sure
90768dffe5SVesa Jääskeläinen# FIQ is enabled in critical places.
91768dffe5SVesa JääskeläinenCFG_CORE_WORKAROUND_ARM_NMFI ?= n
92768dffe5SVesa Jääskeläinen
9310d13b28SEtienne CarriereCFG_CORE_RWDATA_NOEXEC ?= y
943181c736SEtienne CarriereCFG_CORE_RODATA_NOEXEC ?= n
953181c736SEtienne Carriereifeq ($(CFG_CORE_RODATA_NOEXEC),y)
963181c736SEtienne Carriere$(call force,CFG_CORE_RWDATA_NOEXEC,y)
973181c736SEtienne Carriereendif
98aaaf00a2SJerome Forissier# 'y' to set the Alignment Check Enable bit in SCTLR/SCTLR_EL1, 'n' to clear it
998420a14cSJerome ForissierCFG_SCTLR_ALIGNMENT_CHECK ?= n
10010d13b28SEtienne Carriere
101dd3afbacSJens Wiklanderifeq ($(CFG_CORE_LARGE_PHYS_ADDR),y)
102dd3afbacSJens Wiklander$(call force,CFG_WITH_LPAE,y)
103dd3afbacSJens Wiklanderendif
104dd3afbacSJens Wiklander
1051b302ac0SJens Wiklander# SPMC configuration "S-EL1 SPMC" where SPM Core is implemented at S-EL1,
1061b302ac0SJens Wiklander# that is, OP-TEE.
1071b302ac0SJens Wiklanderifeq ($(CFG_CORE_SEL1_SPMC),y)
1081b302ac0SJens Wiklander$(call force,CFG_CORE_FFA,y)
109fb19e98eSJens Wiklander$(call force,CFG_CORE_SEL2_SPMC,n)
110e26b8354SJens Wiklander$(call force,CFG_CORE_EL3_SPMC,n)
111fb19e98eSJens Wiklanderendif
112fb19e98eSJens Wiklander# SPMC configuration "S-EL2 SPMC" where SPM Core is implemented at S-EL2,
113fb19e98eSJens Wiklander# that is, the hypervisor sandboxing OP-TEE
114fb19e98eSJens Wiklanderifeq ($(CFG_CORE_SEL2_SPMC),y)
115fb19e98eSJens Wiklander$(call force,CFG_CORE_FFA,y)
116e26b8354SJens Wiklander$(call force,CFG_CORE_SEL1_SPMC,n)
117e26b8354SJens Wiklander$(call force,CFG_CORE_EL3_SPMC,n)
118a0602052SJens WiklanderCFG_CORE_HAFNIUM_INTC ?= y
1190d928692SJens Wiklander# Enable support in OP-TEE to relocate itself to allow it to run from a
1200d928692SJens Wiklander# physical address that differs from the link address
1210d928692SJens WiklanderCFG_CORE_PHYS_RELOCATABLE ?= y
122e26b8354SJens Wiklanderendif
123e26b8354SJens Wiklander# SPMC configuration "EL3 SPMC" where SPM Core is implemented at EL3, that
124e26b8354SJens Wiklander# is, in TF-A
125e26b8354SJens Wiklanderifeq ($(CFG_CORE_EL3_SPMC),y)
126e26b8354SJens Wiklander$(call force,CFG_CORE_FFA,y)
127e26b8354SJens Wiklander$(call force,CFG_CORE_SEL2_SPMC,n)
128e26b8354SJens Wiklander$(call force,CFG_CORE_SEL1_SPMC,n)
1291b302ac0SJens Wiklanderendif
1301b302ac0SJens Wiklander
1313050ae8aSJens Wiklanderifeq ($(CFG_CORE_FFA),y)
132af7da03aSJens Wiklanderifneq ($(CFG_DT),y)
1333050ae8aSJens Wiklander$(error CFG_CORE_FFA depends on CFG_DT)
134af7da03aSJens Wiklanderendif
135ea4cafa0SJens Wiklanderifneq ($(CFG_ARM64_core),y)
136ea4cafa0SJens Wiklander$(error CFG_CORE_FFA depends on CFG_ARM64_core)
137ea4cafa0SJens Wiklanderendif
138af7da03aSJens Wiklanderendif
139af7da03aSJens Wiklander
1400d928692SJens Wiklanderifeq ($(CFG_CORE_PHYS_RELOCATABLE)-$(CFG_WITH_PAGER),y-y)
1410d928692SJens Wiklander$(error CFG_CORE_PHYS_RELOCATABLE and CFG_WITH_PAGER are not compatible)
1420d928692SJens Wiklanderendif
1430d928692SJens Wiklanderifeq ($(CFG_CORE_PHYS_RELOCATABLE),y)
1440d928692SJens Wiklanderifneq ($(CFG_CORE_SEL2_SPMC),y)
1450d928692SJens Wiklander$(error CFG_CORE_PHYS_RELOCATABLE depends on CFG_CORE_SEL2_SPMC)
1460d928692SJens Wiklanderendif
1470d928692SJens Wiklanderendif
1480d928692SJens Wiklander
149593b94eeSJens Wiklanderifeq ($(CFG_CORE_FFA)-$(CFG_WITH_PAGER),y-y)
150593b94eeSJens Wiklander$(error CFG_CORE_FFA and CFG_WITH_PAGER are not compatible)
151593b94eeSJens Wiklanderendif
152087c9fbbSJens Wiklanderifeq ($(CFG_GIC),y)
153087c9fbbSJens Wiklanderifeq ($(CFG_ARM_GICV3),y)
154087c9fbbSJens Wiklander$(call force,CFG_CORE_IRQ_IS_NATIVE_INTR,y)
155087c9fbbSJens Wiklanderelse
156087c9fbbSJens Wiklander$(call force,CFG_CORE_IRQ_IS_NATIVE_INTR,n)
157087c9fbbSJens Wiklanderendif
158087c9fbbSJens Wiklanderendif
159087c9fbbSJens Wiklander
160a0602052SJens WiklanderCFG_CORE_HAFNIUM_INTC ?= n
161a0602052SJens Wiklanderifeq ($(CFG_CORE_HAFNIUM_INTC),y)
162a0602052SJens Wiklander$(call force,CFG_CORE_IRQ_IS_NATIVE_INTR,y)
163a0602052SJens Wiklanderendif
164a0602052SJens Wiklander
165087c9fbbSJens Wiklander# Selects if IRQ is used to signal native interrupt
166087c9fbbSJens Wiklander# if CFG_CORE_IRQ_IS_NATIVE_INTR == y:
167087c9fbbSJens Wiklander#   IRQ signals a native interrupt pending
168087c9fbbSJens Wiklander#   FIQ signals a foreign non-secure interrupt or a managed exit pending
169087c9fbbSJens Wiklander# else: (vice versa)
170087c9fbbSJens Wiklander#   IRQ signals a foreign non-secure interrupt or a managed exit pending
171087c9fbbSJens Wiklander#   FIQ signals a native interrupt pending
172087c9fbbSJens WiklanderCFG_CORE_IRQ_IS_NATIVE_INTR ?= n
173593b94eeSJens Wiklander
1745b8a58b4SJens Wiklander# Unmaps all kernel mode code except the code needed to take exceptions
1755b8a58b4SJens Wiklander# from user space and restore kernel mode mapping again. This gives more
1765b8a58b4SJens Wiklander# strict control over what is accessible while in user mode.
1775b8a58b4SJens Wiklander# Addresses CVE-2017-5715 (aka Meltdown) known to affect Arm Cortex-A75
1785b8a58b4SJens WiklanderCFG_CORE_UNMAP_CORE_AT_EL0 ?= y
1795b8a58b4SJens Wiklander
1808267e19bSJerome Forissier# Initialize PMCR.DP to 1 to prohibit cycle counting in secure state, and
1818267e19bSJerome Forissier# save/restore PMCR during world switch.
1828267e19bSJerome ForissierCFG_SM_NO_CYCLE_COUNTING ?= y
1838267e19bSJerome Forissier
184c2d44948SJens Wiklander
185c2d44948SJens Wiklander# CFG_CORE_ASYNC_NOTIF_GIC_INTID is defined by the platform to some free
186c2d44948SJens Wiklander# interrupt. Setting it to a non-zero number enables support for using an
187c2d44948SJens Wiklander# Arm-GIC to notify normal world. This config variable should use a value
1883151cd70SEtienne Carriere# larger or equal to 24 to make it of the type SPI or PPI (secure PPI
1893151cd70SEtienne Carriere# only).
190c2d44948SJens Wiklander# Note that asynchronous notifactions must be enabled with
191c2d44948SJens Wiklander# CFG_CORE_ASYNC_NOTIF=y for this variable to be used.
192c2d44948SJens WiklanderCFG_CORE_ASYNC_NOTIF_GIC_INTID ?= 0
193c2d44948SJens Wiklander
194ab046bb5SEtienne Carriereifeq ($(CFG_ARM32_core),y)
195ab046bb5SEtienne Carriere# Configration directive related to ARMv7 optee boot arguments.
196ab046bb5SEtienne Carriere# CFG_PAGEABLE_ADDR: if defined, forces pageable data physical address.
197ab046bb5SEtienne Carriere# CFG_NS_ENTRY_ADDR: if defined, forces NS World physical entry address.
198ab046bb5SEtienne Carriere# CFG_DT_ADDR:       if defined, forces Device Tree data physical address.
199ab046bb5SEtienne Carriereendif
200ab046bb5SEtienne Carriere
2013fd383ffSVesa Jääskeläinen# CFG_MAX_CACHE_LINE_SHIFT is used to define platform specific maximum cache
2023fd383ffSVesa Jääskeläinen# line size in address lines. This must cover all inner and outer cache levels.
2033fd383ffSVesa Jääskeläinen# When data is aligned with this and cache operations are performed then those
2043fd383ffSVesa Jääskeläinen# only affect correct data.
2053fd383ffSVesa Jääskeläinen#
2063fd383ffSVesa Jääskeläinen# Default value (6 lines or 64 bytes) should cover most architectures, override
2073fd383ffSVesa Jääskeläinen# this in platform config if different.
2083fd383ffSVesa JääskeläinenCFG_MAX_CACHE_LINE_SHIFT ?= 6
2093fd383ffSVesa Jääskeläinen
210739804b5SJens Wiklandercore-platform-cppflags	+= -I$(arch-dir)/include
211739804b5SJens Wiklandercore-platform-subdirs += \
2125843bb75SJerome Forissier	$(addprefix $(arch-dir)/, kernel crypto mm tee) $(platform-dir)
213739804b5SJens Wiklander
214739804b5SJens Wiklanderifneq ($(CFG_WITH_ARM_TRUSTED_FW),y)
215739804b5SJens Wiklandercore-platform-subdirs += $(arch-dir)/sm
216739804b5SJens Wiklanderendif
217739804b5SJens Wiklander
218739804b5SJens Wiklanderarm64-platform-cppflags += -DARM64=1 -D__LP64__=1
219739804b5SJens Wiklanderarm32-platform-cppflags += -DARM32=1 -D__ILP32__=1
220739804b5SJens Wiklander
221c8f56835SJerome Forissierplatform-cflags-generic ?= -ffunction-sections -fdata-sections -pipe
222c8f56835SJerome Forissierplatform-aflags-generic ?= -pipe
223739804b5SJens Wiklander
224a23860a8SJerome Forissierarm32-platform-aflags += -marm
225a23860a8SJerome Forissier
22623381c10SJens Wiklanderarm32-platform-cflags-no-hard-float ?= -mfloat-abi=soft
2270de9a5fbSJens Wiklanderarm32-platform-cflags-hard-float ?= -mfloat-abi=hard -funsafe-math-optimizations
228e9140287SJerome Forissierarm32-platform-cflags-generic-thumb ?= -mthumb \
229c96d7091SSumit Garg			-fno-short-enums -fno-common -mno-unaligned-access
230c96d7091SSumit Gargarm32-platform-cflags-generic-arm ?= -marm -fno-omit-frame-pointer -mapcs \
231739804b5SJens Wiklander			-fno-short-enums -fno-common -mno-unaligned-access
232739804b5SJens Wiklanderarm32-platform-aflags-no-hard-float ?=
233739804b5SJens Wiklander
234739804b5SJens Wiklanderarm64-platform-cflags-no-hard-float ?= -mgeneral-regs-only
2350de9a5fbSJens Wiklanderarm64-platform-cflags-hard-float ?=
236b836bfb0SJoshua Wattarm64-platform-cflags-generic := -mstrict-align $(call cc-option,-mno-outline-atomics,)
237739804b5SJens Wiklander
238a0e8ffe9SJens Wiklanderifeq ($(CFG_MEMTAG),y)
239a0e8ffe9SJens Wiklanderarm64-platform-cflags += -march=armv8.5-a+memtag
240a0e8ffe9SJens Wiklanderarm64-platform-aflags += -march=armv8.5-a+memtag
241a0e8ffe9SJens Wiklanderendif
242a0e8ffe9SJens Wiklander
243eca42819SJerome Forissierplatform-cflags-optimization ?= -O$(CFG_CC_OPT_LEVEL)
244eca42819SJerome Forissier
245c8f56835SJerome Forissierifeq ($(CFG_DEBUG_INFO),y)
246739804b5SJens Wiklanderplatform-cflags-debug-info ?= -g3
247c8f56835SJerome Forissierplatform-aflags-debug-info ?= -g
248c8f56835SJerome Forissierendif
249739804b5SJens Wiklander
250739804b5SJens Wiklandercore-platform-cflags += $(platform-cflags-optimization)
251739804b5SJens Wiklandercore-platform-cflags += $(platform-cflags-generic)
252739804b5SJens Wiklandercore-platform-cflags += $(platform-cflags-debug-info)
253739804b5SJens Wiklander
254739804b5SJens Wiklandercore-platform-aflags += $(platform-aflags-generic)
255739804b5SJens Wiklandercore-platform-aflags += $(platform-aflags-debug-info)
256739804b5SJens Wiklander
2570d928692SJens Wiklanderifeq ($(call cfg-one-enabled, CFG_CORE_ASLR CFG_CORE_PHYS_RELOCATABLE),y)
258170e9084SJens Wiklandercore-platform-cflags += -fpie
259170e9084SJens Wiklanderendif
260170e9084SJens Wiklander
26193dc6b29SJens Wiklanderifeq ($(CFG_CORE_PAUTH),y)
26293dc6b29SJens Wiklanderbp-core-opt := $(call cc-option,-mbranch-protection=pac-ret+leaf)
2633991ef11SRuchika Guptaendif
26493dc6b29SJens Wiklander
26593dc6b29SJens Wiklanderifeq ($(CFG_CORE_BTI),y)
26693dc6b29SJens Wiklanderbp-core-opt := $(call cc-option,-mbranch-protection=bti)
26793dc6b29SJens Wiklanderendif
26893dc6b29SJens Wiklander
26993dc6b29SJens Wiklanderifeq (y-y,$(CFG_CORE_PAUTH)-$(CFG_CORE_BTI))
27093dc6b29SJens Wiklanderbp-core-opt := $(call cc-option,-mbranch-protection=pac-ret+leaf+bti)
27193dc6b29SJens Wiklanderendif
27293dc6b29SJens Wiklander
27393dc6b29SJens Wiklanderifeq (y,$(filter $(CFG_CORE_BTI) $(CFG_CORE_PAUTH),y))
27493dc6b29SJens Wiklanderifeq (,$(bp-core-opt))
27593dc6b29SJens Wiklander$(error -mbranch-protection not supported)
27693dc6b29SJens Wiklanderendif
27793dc6b29SJens Wiklandercore-platform-cflags += $(bp-core-opt)
2783991ef11SRuchika Guptaendif
2793991ef11SRuchika Gupta
2807a976658SJerome Forissierifeq ($(CFG_ARM64_core),y)
2817a976658SJerome Forissiercore-platform-cppflags += $(arm64-platform-cppflags)
2827a976658SJerome Forissiercore-platform-cflags += $(arm64-platform-cflags)
283739804b5SJens Wiklandercore-platform-cflags += $(arm64-platform-cflags-generic)
284739804b5SJens Wiklandercore-platform-cflags += $(arm64-platform-cflags-no-hard-float)
2857a976658SJerome Forissiercore-platform-aflags += $(arm64-platform-aflags)
2867a976658SJerome Forissierelse
2877a976658SJerome Forissiercore-platform-cppflags += $(arm32-platform-cppflags)
2887a976658SJerome Forissiercore-platform-cflags += $(arm32-platform-cflags)
289739804b5SJens Wiklandercore-platform-cflags += $(arm32-platform-cflags-no-hard-float)
29031a29642SJerome Forissierifeq ($(CFG_UNWIND),y)
291923c1f34SJens Wiklandercore-platform-cflags += -funwind-tables
292923c1f34SJens Wiklanderendif
293099918f6SSumit Gargifeq ($(CFG_SYSCALL_FTRACE),y)
294099918f6SSumit Gargcore-platform-cflags += $(arm32-platform-cflags-generic-arm)
295099918f6SSumit Gargelse
296c96d7091SSumit Gargcore-platform-cflags += $(arm32-platform-cflags-generic-thumb)
297099918f6SSumit Gargendif
298739804b5SJens Wiklandercore-platform-aflags += $(core_arm32-platform-aflags)
2997a976658SJerome Forissiercore-platform-aflags += $(arm32-platform-aflags)
300abe38974SJens Wiklanderendif
301739804b5SJens Wiklander
3028955ffc4SJerome Forissier# Provide default supported-ta-targets if not set by the platform config
3038955ffc4SJerome Forissierifeq (,$(supported-ta-targets))
3048955ffc4SJerome Forissiersupported-ta-targets = ta_arm32
3059f1eec75SJerome Forissierifeq ($(CFG_ARM64_core),y)
3068955ffc4SJerome Forissiersupported-ta-targets += ta_arm64
3079f1eec75SJerome Forissierendif
3089f1eec75SJerome Forissierendif
3099f1eec75SJerome Forissier
310dc701d99SJerome Forissierta-targets := $(if $(CFG_USER_TA_TARGETS),$(filter $(supported-ta-targets),$(CFG_USER_TA_TARGETS)),$(supported-ta-targets))
311dc701d99SJerome Forissierunsup-targets := $(filter-out $(ta-targets),$(CFG_USER_TA_TARGETS))
312dc701d99SJerome Forissierifneq (,$(unsup-targets))
313dc701d99SJerome Forissier$(error CFG_USER_TA_TARGETS contains unsupported value(s): $(unsup-targets). Valid values: $(supported-ta-targets))
314dc701d99SJerome Forissierendif
3158955ffc4SJerome Forissier
316739804b5SJens Wiklanderifneq ($(filter ta_arm32,$(ta-targets)),)
317739804b5SJens Wiklander# Variables for ta-target/sm "ta_arm32"
318739804b5SJens WiklanderCFG_ARM32_ta_arm32 := y
319b09cddcaSJerome Forissierarch-bits-ta_arm32 := 32
320739804b5SJens Wiklanderta_arm32-platform-cppflags += $(arm32-platform-cppflags)
321739804b5SJens Wiklanderta_arm32-platform-cflags += $(arm32-platform-cflags)
322739804b5SJens Wiklanderta_arm32-platform-cflags += $(platform-cflags-optimization)
323739804b5SJens Wiklanderta_arm32-platform-cflags += $(platform-cflags-debug-info)
3247f761274SJerome Forissierta_arm32-platform-cflags += -fpic
325c96d7091SSumit Garg
326c96d7091SSumit Garg# Thumb mode doesn't support function graph tracing due to missing
327c96d7091SSumit Garg# frame pointer support required to trace function call chain. So
328c96d7091SSumit Garg# rather compile in ARM mode if function tracing is enabled.
329099918f6SSumit Gargifeq ($(CFG_FTRACE_SUPPORT),y)
330c96d7091SSumit Gargta_arm32-platform-cflags += $(arm32-platform-cflags-generic-arm)
331c96d7091SSumit Gargelse
332c96d7091SSumit Gargta_arm32-platform-cflags += $(arm32-platform-cflags-generic-thumb)
333c96d7091SSumit Gargendif
334c96d7091SSumit Garg
3359551f4e5SJens Wiklanderifeq ($(arm32-platform-hard-float-enabled),y)
3360de9a5fbSJens Wiklanderta_arm32-platform-cflags += $(arm32-platform-cflags-hard-float)
3370de9a5fbSJens Wiklanderelse
338739804b5SJens Wiklanderta_arm32-platform-cflags += $(arm32-platform-cflags-no-hard-float)
3390de9a5fbSJens Wiklanderendif
34031a29642SJerome Forissierifeq ($(CFG_UNWIND),y)
34131a29642SJerome Forissierta_arm32-platform-cflags += -funwind-tables
34231a29642SJerome Forissierendif
3439b40b6e6SJerome Forissierta_arm32-platform-aflags += $(platform-aflags-generic)
344739804b5SJens Wiklanderta_arm32-platform-aflags += $(platform-aflags-debug-info)
345739804b5SJens Wiklanderta_arm32-platform-aflags += $(arm32-platform-aflags)
346739804b5SJens Wiklander
347be3bc461SJerome Forissierta_arm32-platform-cxxflags += -fpic
34872980901SRouven Czerwinskita_arm32-platform-cxxflags += $(arm32-platform-cxxflags)
3499cd83e7cSJerome Forissierta_arm32-platform-cxxflags += $(platform-cflags-optimization)
3509cd83e7cSJerome Forissierta_arm32-platform-cxxflags += $(platform-cflags-debug-info)
351be3bc461SJerome Forissier
352bc587ec0SRouven Czerwinskiifeq ($(arm32-platform-hard-float-enabled),y)
353bc587ec0SRouven Czerwinskita_arm32-platform-cxxflags += $(arm32-platform-cflags-hard-float)
354bc587ec0SRouven Czerwinskielse
355bc587ec0SRouven Czerwinskita_arm32-platform-cxxflags += $(arm32-platform-cflags-no-hard-float)
356bc587ec0SRouven Czerwinskiendif
357bc587ec0SRouven Czerwinski
358739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += CFG_ARM32_ta_arm32
359739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-cppflags
360739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-cflags
361739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-aflags
362be3bc461SJerome Forissierta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-cxxflags
363c042fbefSJerome Forissier
3640ca35294SVictor Chongta-mk-file-export-add-ta_arm32 += CROSS_COMPILE ?= arm-linux-gnueabihf-_nl_
365c042fbefSJerome Forissierta-mk-file-export-add-ta_arm32 += CROSS_COMPILE32 ?= $$(CROSS_COMPILE)_nl_
366c042fbefSJerome Forissierta-mk-file-export-add-ta_arm32 += CROSS_COMPILE_ta_arm32 ?= $$(CROSS_COMPILE32)_nl_
36738f4260cSJerome Forissierta-mk-file-export-add-ta_arm32 += COMPILER ?= gcc_nl_
36838f4260cSJerome Forissierta-mk-file-export-add-ta_arm32 += COMPILER_ta_arm32 ?= $$(COMPILER)_nl_
369b4faf480SDick Olssonta-mk-file-export-add-ta_arm32 += PYTHON3 ?= python3_nl_
370739804b5SJens Wiklanderendif
371739804b5SJens Wiklander
372739804b5SJens Wiklanderifneq ($(filter ta_arm64,$(ta-targets)),)
373739804b5SJens Wiklander# Variables for ta-target/sm "ta_arm64"
374739804b5SJens WiklanderCFG_ARM64_ta_arm64 := y
375b09cddcaSJerome Forissierarch-bits-ta_arm64 := 64
376739804b5SJens Wiklanderta_arm64-platform-cppflags += $(arm64-platform-cppflags)
377739804b5SJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags)
378739804b5SJens Wiklanderta_arm64-platform-cflags += $(platform-cflags-optimization)
379739804b5SJens Wiklanderta_arm64-platform-cflags += $(platform-cflags-debug-info)
3807f761274SJerome Forissierta_arm64-platform-cflags += -fpic
381739804b5SJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags-generic)
3829551f4e5SJens Wiklanderifeq ($(arm64-platform-hard-float-enabled),y)
3830de9a5fbSJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags-hard-float)
3840de9a5fbSJens Wiklanderelse
385739804b5SJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags-no-hard-float)
3860de9a5fbSJens Wiklanderendif
3879b40b6e6SJerome Forissierta_arm64-platform-aflags += $(platform-aflags-generic)
388739804b5SJens Wiklanderta_arm64-platform-aflags += $(platform-aflags-debug-info)
389739804b5SJens Wiklanderta_arm64-platform-aflags += $(arm64-platform-aflags)
390739804b5SJens Wiklander
391be3bc461SJerome Forissierta_arm64-platform-cxxflags += -fpic
3929cd83e7cSJerome Forissierta_arm64-platform-cxxflags += $(platform-cflags-optimization)
3939cd83e7cSJerome Forissierta_arm64-platform-cxxflags += $(platform-cflags-debug-info)
394be3bc461SJerome Forissier
3952b06f9deSRuchika Guptaifeq ($(CFG_TA_PAUTH),y)
3962b06f9deSRuchika Guptabp-ta-opt := $(call cc-option,-mbranch-protection=pac-ret+leaf)
397e768d3d5SRuchika Guptaendif
3982b06f9deSRuchika Gupta
3992b06f9deSRuchika Guptaifeq ($(CFG_TA_BTI),y)
4002b06f9deSRuchika Guptabp-ta-opt := $(call cc-option,-mbranch-protection=bti)
4012b06f9deSRuchika Guptaendif
4022b06f9deSRuchika Gupta
4032b06f9deSRuchika Guptaifeq (y-y,$(CFG_TA_PAUTH)-$(CFG_TA_BTI))
4042b06f9deSRuchika Guptabp-ta-opt := $(call cc-option,-mbranch-protection=pac-ret+leaf+bti)
4052b06f9deSRuchika Guptaendif
4062b06f9deSRuchika Gupta
4072b06f9deSRuchika Guptaifeq (y,$(filter $(CFG_TA_BTI) $(CFG_TA_PAUTH),y))
4082b06f9deSRuchika Guptaifeq (,$(bp-ta-opt))
4092b06f9deSRuchika Gupta$(error -mbranch-protection not supported)
4102b06f9deSRuchika Guptaendif
4112b06f9deSRuchika Guptata_arm64-platform-cflags += $(bp-ta-opt)
412e768d3d5SRuchika Guptaendif
413e768d3d5SRuchika Gupta
414739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += CFG_ARM64_ta_arm64
415739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-cppflags
416739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-cflags
417739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-aflags
418be3bc461SJerome Forissierta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-cxxflags
419c042fbefSJerome Forissier
420c042fbefSJerome Forissierta-mk-file-export-add-ta_arm64 += CROSS_COMPILE64 ?= $$(CROSS_COMPILE)_nl_
421c042fbefSJerome Forissierta-mk-file-export-add-ta_arm64 += CROSS_COMPILE_ta_arm64 ?= $$(CROSS_COMPILE64)_nl_
42238f4260cSJerome Forissierta-mk-file-export-add-ta_arm64 += COMPILER ?= gcc_nl_
42338f4260cSJerome Forissierta-mk-file-export-add-ta_arm64 += COMPILER_ta_arm64 ?= $$(COMPILER)_nl_
424b4faf480SDick Olssonta-mk-file-export-add-ta_arm64 += PYTHON3 ?= python3_nl_
425739804b5SJens Wiklanderendif
426b09cddcaSJerome Forissier
427331ebf7eSJerome Forissier# Set cross compiler prefix for each TA target
428331ebf7eSJerome Forissier$(foreach sm, $(ta-targets), $(eval CROSS_COMPILE_$(sm) ?= $(CROSS_COMPILE$(arch-bits-$(sm)))))
42918b58024SJens Wiklander
43018b58024SJens Wiklanderarm32-sysreg-txt = core/arch/arm/kernel/arm32_sysreg.txt
43118b58024SJens Wiklanderarm32-sysregs-$(arm32-sysreg-txt)-h := arm32_sysreg.h
43218b58024SJens Wiklanderarm32-sysregs-$(arm32-sysreg-txt)-s := arm32_sysreg.S
43318b58024SJens Wiklanderarm32-sysregs += $(arm32-sysreg-txt)
43418b58024SJens Wiklander
435c3d0b15dSJens Wiklanderifeq ($(CFG_ARM_GICV3),y)
436c3d0b15dSJens Wiklanderarm32-gicv3-sysreg-txt = core/arch/arm/kernel/arm32_gicv3_sysreg.txt
437c3d0b15dSJens Wiklanderarm32-sysregs-$(arm32-gicv3-sysreg-txt)-h := arm32_gicv3_sysreg.h
438c3d0b15dSJens Wiklanderarm32-sysregs-$(arm32-gicv3-sysreg-txt)-s := arm32_gicv3_sysreg.S
439c3d0b15dSJens Wiklanderarm32-sysregs += $(arm32-gicv3-sysreg-txt)
440c3d0b15dSJens Wiklanderendif
441c3d0b15dSJens Wiklander
44218b58024SJens Wiklanderarm32-sysregs-out := $(out-dir)/$(sm)/include/generated
44318b58024SJens Wiklander
44418b58024SJens Wiklanderdefine process-arm32-sysreg
44518b58024SJens WiklanderFORCE-GENSRC$(sm): $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-h)
44618b58024SJens Wiklandercleanfiles := $$(cleanfiles) $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-h)
44718b58024SJens Wiklander
44818b58024SJens Wiklander$$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-h): $(1) scripts/arm32_sysreg.py
44918b58024SJens Wiklander	@$(cmd-echo-silent) '  GEN     $$@'
45018b58024SJens Wiklander	$(q)mkdir -p $$(dir $$@)
45118b58024SJens Wiklander	$(q)scripts/arm32_sysreg.py --guard __$$(arm32-sysregs-$(1)-h) \
45218b58024SJens Wiklander		< $$< > $$@
45318b58024SJens Wiklander
45418b58024SJens WiklanderFORCE-GENSRC$(sm): $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-s)
45518b58024SJens Wiklandercleanfiles := $$(cleanfiles) $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-s)
45618b58024SJens Wiklander
45718b58024SJens Wiklander$$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-s): $(1) scripts/arm32_sysreg.py
45818b58024SJens Wiklander	@$(cmd-echo-silent) '  GEN     $$@'
45918b58024SJens Wiklander	$(q)mkdir -p $$(dir $$@)
46018b58024SJens Wiklander	$(q)scripts/arm32_sysreg.py --s_file < $$< > $$@
46118b58024SJens Wiklanderendef #process-arm32-sysreg
46218b58024SJens Wiklander
46318b58024SJens Wiklander$(foreach sr, $(arm32-sysregs), $(eval $(call process-arm32-sysreg,$(sr))))
464