xref: /optee_os/core/arch/arm/arm.mk (revision 3fd383ffcd5cf8862615f9871d38e228a420c515)
1331ebf7eSJerome Forissier# Setup compiler for the core module
2331ebf7eSJerome Forissierifeq ($(CFG_ARM64_core),y)
3331ebf7eSJerome Forissierarch-bits-core := 64
4331ebf7eSJerome Forissierelse
5331ebf7eSJerome Forissierarch-bits-core := 32
6331ebf7eSJerome Forissierendif
7331ebf7eSJerome ForissierCROSS_COMPILE_core := $(CROSS_COMPILE$(arch-bits-core))
8331ebf7eSJerome ForissierCOMPILER_core := $(COMPILER)
9331ebf7eSJerome Forissierinclude mk/$(COMPILER_core).mk
10331ebf7eSJerome Forissier
11331ebf7eSJerome Forissier# Defines the cc-option macro using the compiler set for the core module
12331ebf7eSJerome Forissierinclude mk/cc-option.mk
13331ebf7eSJerome Forissier
149ba34389SJens Wiklander# Size of emulated TrustZone protected SRAM, 448 kB.
1579a90f9bSJens Wiklander# Only applicable when paging is enabled.
169ba34389SJens WiklanderCFG_CORE_TZSRAM_EMUL_SIZE ?= 458752
17cc8fda93SJens Wiklander
18cc8fda93SJens Wiklanderifneq ($(CFG_LPAE_ADDR_SPACE_SIZE),)
19cc8fda93SJens Wiklander$(warning Error: CFG_LPAE_ADDR_SPACE_SIZE is not supported any longer)
20cc8fda93SJens Wiklander$(error Error: Please use CFG_LPAE_ADDR_SPACE_BITS instead)
21cc8fda93SJens Wiklanderendif
22cc8fda93SJens Wiklander
23cc8fda93SJens WiklanderCFG_LPAE_ADDR_SPACE_BITS ?= 32
24a189a570SPascal Brand
2575fddfb8SPeng FanCFG_MMAP_REGIONS ?= 13
2642dd7a20SfangsuowuCFG_RESERVED_VASPACE_SIZE ?= (1024 * 1024 * 10)
2775fddfb8SPeng Fan
28abe38974SJens Wiklanderifeq ($(CFG_ARM64_core),y)
29bc14a5ccSJerome Forissierifeq ($(CFG_ARM32_core),y)
30bc14a5ccSJerome Forissier$(error CFG_ARM64_core and CFG_ARM32_core cannot be both 'y')
31bc14a5ccSJerome Forissierendif
327a976658SJerome ForissierCFG_KERN_LINKER_FORMAT ?= elf64-littleaarch64
337a976658SJerome ForissierCFG_KERN_LINKER_ARCH ?= aarch64
344518cdc1SJens Wiklander# TCR_EL1.IPS needs to be initialized according to the largest physical
354518cdc1SJens Wiklander# address that we need to map.
364518cdc1SJens Wiklander# Physical address size
374518cdc1SJens Wiklander# 32 bits, 4GB.
384518cdc1SJens Wiklander# 36 bits, 64GB.
394518cdc1SJens Wiklander# (etc.)
404518cdc1SJens WiklanderCFG_CORE_ARM64_PA_BITS ?= 32
41aeb2ac09SJerome Forissier$(call force,CFG_WITH_LPAE,y)
4259ac3927SZeng Taoelse
43bc14a5ccSJerome Forissier$(call force,CFG_ARM32_core,y)
447a976658SJerome ForissierCFG_KERN_LINKER_FORMAT ?= elf32-littlearm
457a976658SJerome ForissierCFG_KERN_LINKER_ARCH ?= arm
467a976658SJerome Forissierendif
477a976658SJerome Forissier
480de9a5fbSJens Wiklanderifeq ($(CFG_TA_FLOAT_SUPPORT),y)
490de9a5fbSJens Wiklander# Use hard-float for floating point support in user TAs instead of
500de9a5fbSJens Wiklander# soft-float
510de9a5fbSJens WiklanderCFG_WITH_VFP ?= y
520de9a5fbSJens Wiklanderifeq ($(CFG_ARM64_core),y)
530de9a5fbSJens Wiklander# AArch64 has no fallback to soft-float
540de9a5fbSJens Wiklander$(call force,CFG_WITH_VFP,y)
550de9a5fbSJens Wiklanderendif
560de9a5fbSJens Wiklanderifeq ($(CFG_WITH_VFP),y)
579551f4e5SJens Wiklanderarm64-platform-hard-float-enabled := y
589551f4e5SJens Wiklanderifneq ($(CFG_TA_ARM32_NO_HARD_FLOAT_SUPPORT),y)
599551f4e5SJens Wiklanderarm32-platform-hard-float-enabled := y
609551f4e5SJens Wiklanderendif
610de9a5fbSJens Wiklanderendif
620de9a5fbSJens Wiklanderendif
630de9a5fbSJens Wiklander
643bc90f3dSJens Wiklander# Adds protection against CVE-2017-5715 also know as Spectre
653bc90f3dSJens Wiklander# (https://spectreattack.com)
663bc90f3dSJens Wiklander# See also https://developer.arm.com/-/media/Files/pdf/Cache_Speculation_Side-channels.pdf
673bc90f3dSJens Wiklander# Variant 2
683bc90f3dSJens WiklanderCFG_CORE_WORKAROUND_SPECTRE_BP ?= y
6940511940SJens Wiklander# Same as CFG_CORE_WORKAROUND_SPECTRE_BP but targeting exceptions from
70ce08459aSJens Wiklander# secure EL0 instead of non-secure world, including mitigation for
71ce08459aSJens Wiklander# CVE-2022-23960.
7240511940SJens WiklanderCFG_CORE_WORKAROUND_SPECTRE_BP_SEC ?= $(CFG_CORE_WORKAROUND_SPECTRE_BP)
733bc90f3dSJens Wiklander
7414d6d42bSJens Wiklander# Adds protection against a tool like Cachegrab
7514d6d42bSJens Wiklander# (https://github.com/nccgroup/cachegrab), which uses non-secure interrupts
7614d6d42bSJens Wiklander# to prime and later analyze the L1D, L1I and BTB caches to gain
7714d6d42bSJens Wiklander# information from secure world execution.
7814d6d42bSJens WiklanderCFG_CORE_WORKAROUND_NSITR_CACHE_PRIME ?= y
7914d6d42bSJens Wiklanderifeq ($(CFG_CORE_WORKAROUND_NSITR_CACHE_PRIME),y)
8014d6d42bSJens Wiklander$(call force,CFG_CORE_WORKAROUND_SPECTRE_BP,y,Required by CFG_CORE_WORKAROUND_NSITR_CACHE_PRIME)
8114d6d42bSJens Wiklanderendif
8214d6d42bSJens Wiklander
8310d13b28SEtienne CarriereCFG_CORE_RWDATA_NOEXEC ?= y
843181c736SEtienne CarriereCFG_CORE_RODATA_NOEXEC ?= n
853181c736SEtienne Carriereifeq ($(CFG_CORE_RODATA_NOEXEC),y)
863181c736SEtienne Carriere$(call force,CFG_CORE_RWDATA_NOEXEC,y)
873181c736SEtienne Carriereendif
88aaaf00a2SJerome Forissier# 'y' to set the Alignment Check Enable bit in SCTLR/SCTLR_EL1, 'n' to clear it
898420a14cSJerome ForissierCFG_SCTLR_ALIGNMENT_CHECK ?= n
9010d13b28SEtienne Carriere
91dd3afbacSJens Wiklanderifeq ($(CFG_CORE_LARGE_PHYS_ADDR),y)
92dd3afbacSJens Wiklander$(call force,CFG_WITH_LPAE,y)
93dd3afbacSJens Wiklanderendif
94dd3afbacSJens Wiklander
951b302ac0SJens Wiklander# SPMC configuration "S-EL1 SPMC" where SPM Core is implemented at S-EL1,
961b302ac0SJens Wiklander# that is, OP-TEE.
971b302ac0SJens Wiklanderifeq ($(CFG_CORE_SEL1_SPMC),y)
981b302ac0SJens Wiklander$(call force,CFG_CORE_FFA,y)
99fb19e98eSJens Wiklander$(call force,CFG_CORE_SEL2_SPMC,n)
100e26b8354SJens Wiklander$(call force,CFG_CORE_EL3_SPMC,n)
101fb19e98eSJens Wiklanderendif
102fb19e98eSJens Wiklander# SPMC configuration "S-EL2 SPMC" where SPM Core is implemented at S-EL2,
103fb19e98eSJens Wiklander# that is, the hypervisor sandboxing OP-TEE
104fb19e98eSJens Wiklanderifeq ($(CFG_CORE_SEL2_SPMC),y)
105fb19e98eSJens Wiklander$(call force,CFG_CORE_FFA,y)
106e26b8354SJens Wiklander$(call force,CFG_CORE_SEL1_SPMC,n)
107e26b8354SJens Wiklander$(call force,CFG_CORE_EL3_SPMC,n)
108e26b8354SJens Wiklanderendif
109e26b8354SJens Wiklander# SPMC configuration "EL3 SPMC" where SPM Core is implemented at EL3, that
110e26b8354SJens Wiklander# is, in TF-A
111e26b8354SJens Wiklanderifeq ($(CFG_CORE_EL3_SPMC),y)
112e26b8354SJens Wiklander$(call force,CFG_CORE_FFA,y)
113e26b8354SJens Wiklander$(call force,CFG_CORE_SEL2_SPMC,n)
114e26b8354SJens Wiklander$(call force,CFG_CORE_SEL1_SPMC,n)
1151b302ac0SJens Wiklanderendif
1161b302ac0SJens Wiklander
1175b8a58b4SJens Wiklander# Unmaps all kernel mode code except the code needed to take exceptions
1185b8a58b4SJens Wiklander# from user space and restore kernel mode mapping again. This gives more
1195b8a58b4SJens Wiklander# strict control over what is accessible while in user mode.
1205b8a58b4SJens Wiklander# Addresses CVE-2017-5715 (aka Meltdown) known to affect Arm Cortex-A75
1215b8a58b4SJens WiklanderCFG_CORE_UNMAP_CORE_AT_EL0 ?= y
1225b8a58b4SJens Wiklander
1238267e19bSJerome Forissier# Initialize PMCR.DP to 1 to prohibit cycle counting in secure state, and
1248267e19bSJerome Forissier# save/restore PMCR during world switch.
1258267e19bSJerome ForissierCFG_SM_NO_CYCLE_COUNTING ?= y
1268267e19bSJerome Forissier
127c2d44948SJens Wiklander
128c2d44948SJens Wiklander# CFG_CORE_ASYNC_NOTIF_GIC_INTID is defined by the platform to some free
129c2d44948SJens Wiklander# interrupt. Setting it to a non-zero number enables support for using an
130c2d44948SJens Wiklander# Arm-GIC to notify normal world. This config variable should use a value
131c2d44948SJens Wiklander# larger the 32 to make it of the type SPI.
132c2d44948SJens Wiklander# Note that asynchronous notifactions must be enabled with
133c2d44948SJens Wiklander# CFG_CORE_ASYNC_NOTIF=y for this variable to be used.
134c2d44948SJens WiklanderCFG_CORE_ASYNC_NOTIF_GIC_INTID ?= 0
135c2d44948SJens Wiklander
136ab046bb5SEtienne Carriereifeq ($(CFG_ARM32_core),y)
137ab046bb5SEtienne Carriere# Configration directive related to ARMv7 optee boot arguments.
138ab046bb5SEtienne Carriere# CFG_PAGEABLE_ADDR: if defined, forces pageable data physical address.
139ab046bb5SEtienne Carriere# CFG_NS_ENTRY_ADDR: if defined, forces NS World physical entry address.
140ab046bb5SEtienne Carriere# CFG_DT_ADDR:       if defined, forces Device Tree data physical address.
141ab046bb5SEtienne Carriereendif
142ab046bb5SEtienne Carriere
143*3fd383ffSVesa Jääskeläinen# CFG_MAX_CACHE_LINE_SHIFT is used to define platform specific maximum cache
144*3fd383ffSVesa Jääskeläinen# line size in address lines. This must cover all inner and outer cache levels.
145*3fd383ffSVesa Jääskeläinen# When data is aligned with this and cache operations are performed then those
146*3fd383ffSVesa Jääskeläinen# only affect correct data.
147*3fd383ffSVesa Jääskeläinen#
148*3fd383ffSVesa Jääskeläinen# Default value (6 lines or 64 bytes) should cover most architectures, override
149*3fd383ffSVesa Jääskeläinen# this in platform config if different.
150*3fd383ffSVesa JääskeläinenCFG_MAX_CACHE_LINE_SHIFT ?= 6
151*3fd383ffSVesa Jääskeläinen
152739804b5SJens Wiklandercore-platform-cppflags	+= -I$(arch-dir)/include
153739804b5SJens Wiklandercore-platform-subdirs += \
1545843bb75SJerome Forissier	$(addprefix $(arch-dir)/, kernel crypto mm tee) $(platform-dir)
155739804b5SJens Wiklander
156739804b5SJens Wiklanderifneq ($(CFG_WITH_ARM_TRUSTED_FW),y)
157739804b5SJens Wiklandercore-platform-subdirs += $(arch-dir)/sm
158739804b5SJens Wiklanderendif
159739804b5SJens Wiklander
160739804b5SJens Wiklanderarm64-platform-cppflags += -DARM64=1 -D__LP64__=1
161739804b5SJens Wiklanderarm32-platform-cppflags += -DARM32=1 -D__ILP32__=1
162739804b5SJens Wiklander
163c8f56835SJerome Forissierplatform-cflags-generic ?= -ffunction-sections -fdata-sections -pipe
164c8f56835SJerome Forissierplatform-aflags-generic ?= -pipe
165739804b5SJens Wiklander
166a23860a8SJerome Forissierarm32-platform-aflags += -marm
167a23860a8SJerome Forissier
16823381c10SJens Wiklanderarm32-platform-cflags-no-hard-float ?= -mfloat-abi=soft
1690de9a5fbSJens Wiklanderarm32-platform-cflags-hard-float ?= -mfloat-abi=hard -funsafe-math-optimizations
170e9140287SJerome Forissierarm32-platform-cflags-generic-thumb ?= -mthumb \
171c96d7091SSumit Garg			-fno-short-enums -fno-common -mno-unaligned-access
172c96d7091SSumit Gargarm32-platform-cflags-generic-arm ?= -marm -fno-omit-frame-pointer -mapcs \
173739804b5SJens Wiklander			-fno-short-enums -fno-common -mno-unaligned-access
174739804b5SJens Wiklanderarm32-platform-aflags-no-hard-float ?=
175739804b5SJens Wiklander
176739804b5SJens Wiklanderarm64-platform-cflags-no-hard-float ?= -mgeneral-regs-only
1770de9a5fbSJens Wiklanderarm64-platform-cflags-hard-float ?=
178b836bfb0SJoshua Wattarm64-platform-cflags-generic := -mstrict-align $(call cc-option,-mno-outline-atomics,)
179739804b5SJens Wiklander
180a0e8ffe9SJens Wiklanderifeq ($(CFG_MEMTAG),y)
181a0e8ffe9SJens Wiklanderarm64-platform-cflags += -march=armv8.5-a+memtag
182a0e8ffe9SJens Wiklanderarm64-platform-aflags += -march=armv8.5-a+memtag
183a0e8ffe9SJens Wiklanderendif
184a0e8ffe9SJens Wiklander
185eca42819SJerome Forissierplatform-cflags-optimization ?= -O$(CFG_CC_OPT_LEVEL)
186eca42819SJerome Forissier
187c8f56835SJerome Forissierifeq ($(CFG_DEBUG_INFO),y)
188739804b5SJens Wiklanderplatform-cflags-debug-info ?= -g3
189c8f56835SJerome Forissierplatform-aflags-debug-info ?= -g
190c8f56835SJerome Forissierendif
191739804b5SJens Wiklander
192739804b5SJens Wiklandercore-platform-cflags += $(platform-cflags-optimization)
193739804b5SJens Wiklandercore-platform-cflags += $(platform-cflags-generic)
194739804b5SJens Wiklandercore-platform-cflags += $(platform-cflags-debug-info)
195739804b5SJens Wiklander
196739804b5SJens Wiklandercore-platform-aflags += $(platform-aflags-generic)
197739804b5SJens Wiklandercore-platform-aflags += $(platform-aflags-debug-info)
198739804b5SJens Wiklander
199170e9084SJens Wiklanderifeq ($(CFG_CORE_ASLR),y)
200170e9084SJens Wiklandercore-platform-cflags += -fpie
201170e9084SJens Wiklanderendif
202170e9084SJens Wiklander
2033991ef11SRuchika Guptaifeq ($(CFG_CORE_BTI),y)
2043991ef11SRuchika Guptabti-opt := $(call cc-option,-mbranch-protection=bti)
2053991ef11SRuchika Guptaifeq (,$(bti-opt))
2063991ef11SRuchika Gupta$(error -mbranch-protection=bti not supported)
2073991ef11SRuchika Guptaendif
2083991ef11SRuchika Guptacore-platform-cflags += $(bti-opt)
2093991ef11SRuchika Guptaendif
2103991ef11SRuchika Gupta
2117a976658SJerome Forissierifeq ($(CFG_ARM64_core),y)
2127a976658SJerome Forissiercore-platform-cppflags += $(arm64-platform-cppflags)
2137a976658SJerome Forissiercore-platform-cflags += $(arm64-platform-cflags)
214739804b5SJens Wiklandercore-platform-cflags += $(arm64-platform-cflags-generic)
215739804b5SJens Wiklandercore-platform-cflags += $(arm64-platform-cflags-no-hard-float)
2167a976658SJerome Forissiercore-platform-aflags += $(arm64-platform-aflags)
2177a976658SJerome Forissierelse
2187a976658SJerome Forissiercore-platform-cppflags += $(arm32-platform-cppflags)
2197a976658SJerome Forissiercore-platform-cflags += $(arm32-platform-cflags)
220739804b5SJens Wiklandercore-platform-cflags += $(arm32-platform-cflags-no-hard-float)
22131a29642SJerome Forissierifeq ($(CFG_UNWIND),y)
222923c1f34SJens Wiklandercore-platform-cflags += -funwind-tables
223923c1f34SJens Wiklanderendif
224099918f6SSumit Gargifeq ($(CFG_SYSCALL_FTRACE),y)
225099918f6SSumit Gargcore-platform-cflags += $(arm32-platform-cflags-generic-arm)
226099918f6SSumit Gargelse
227c96d7091SSumit Gargcore-platform-cflags += $(arm32-platform-cflags-generic-thumb)
228099918f6SSumit Gargendif
229739804b5SJens Wiklandercore-platform-aflags += $(core_arm32-platform-aflags)
2307a976658SJerome Forissiercore-platform-aflags += $(arm32-platform-aflags)
231abe38974SJens Wiklanderendif
232739804b5SJens Wiklander
2338955ffc4SJerome Forissier# Provide default supported-ta-targets if not set by the platform config
2348955ffc4SJerome Forissierifeq (,$(supported-ta-targets))
2358955ffc4SJerome Forissiersupported-ta-targets = ta_arm32
2369f1eec75SJerome Forissierifeq ($(CFG_ARM64_core),y)
2378955ffc4SJerome Forissiersupported-ta-targets += ta_arm64
2389f1eec75SJerome Forissierendif
2399f1eec75SJerome Forissierendif
2409f1eec75SJerome Forissier
241dc701d99SJerome Forissierta-targets := $(if $(CFG_USER_TA_TARGETS),$(filter $(supported-ta-targets),$(CFG_USER_TA_TARGETS)),$(supported-ta-targets))
242dc701d99SJerome Forissierunsup-targets := $(filter-out $(ta-targets),$(CFG_USER_TA_TARGETS))
243dc701d99SJerome Forissierifneq (,$(unsup-targets))
244dc701d99SJerome Forissier$(error CFG_USER_TA_TARGETS contains unsupported value(s): $(unsup-targets). Valid values: $(supported-ta-targets))
245dc701d99SJerome Forissierendif
2468955ffc4SJerome Forissier
247739804b5SJens Wiklanderifneq ($(filter ta_arm32,$(ta-targets)),)
248739804b5SJens Wiklander# Variables for ta-target/sm "ta_arm32"
249739804b5SJens WiklanderCFG_ARM32_ta_arm32 := y
250b09cddcaSJerome Forissierarch-bits-ta_arm32 := 32
251739804b5SJens Wiklanderta_arm32-platform-cppflags += $(arm32-platform-cppflags)
252739804b5SJens Wiklanderta_arm32-platform-cflags += $(arm32-platform-cflags)
253739804b5SJens Wiklanderta_arm32-platform-cflags += $(platform-cflags-optimization)
254739804b5SJens Wiklanderta_arm32-platform-cflags += $(platform-cflags-debug-info)
2557f761274SJerome Forissierta_arm32-platform-cflags += -fpic
256c96d7091SSumit Garg
257c96d7091SSumit Garg# Thumb mode doesn't support function graph tracing due to missing
258c96d7091SSumit Garg# frame pointer support required to trace function call chain. So
259c96d7091SSumit Garg# rather compile in ARM mode if function tracing is enabled.
260099918f6SSumit Gargifeq ($(CFG_FTRACE_SUPPORT),y)
261c96d7091SSumit Gargta_arm32-platform-cflags += $(arm32-platform-cflags-generic-arm)
262c96d7091SSumit Gargelse
263c96d7091SSumit Gargta_arm32-platform-cflags += $(arm32-platform-cflags-generic-thumb)
264c96d7091SSumit Gargendif
265c96d7091SSumit Garg
2669551f4e5SJens Wiklanderifeq ($(arm32-platform-hard-float-enabled),y)
2670de9a5fbSJens Wiklanderta_arm32-platform-cflags += $(arm32-platform-cflags-hard-float)
2680de9a5fbSJens Wiklanderelse
269739804b5SJens Wiklanderta_arm32-platform-cflags += $(arm32-platform-cflags-no-hard-float)
2700de9a5fbSJens Wiklanderendif
27131a29642SJerome Forissierifeq ($(CFG_UNWIND),y)
27231a29642SJerome Forissierta_arm32-platform-cflags += -funwind-tables
27331a29642SJerome Forissierendif
2749b40b6e6SJerome Forissierta_arm32-platform-aflags += $(platform-aflags-generic)
275739804b5SJens Wiklanderta_arm32-platform-aflags += $(platform-aflags-debug-info)
276739804b5SJens Wiklanderta_arm32-platform-aflags += $(arm32-platform-aflags)
277739804b5SJens Wiklander
278be3bc461SJerome Forissierta_arm32-platform-cxxflags += -fpic
27972980901SRouven Czerwinskita_arm32-platform-cxxflags += $(arm32-platform-cxxflags)
2809cd83e7cSJerome Forissierta_arm32-platform-cxxflags += $(platform-cflags-optimization)
2819cd83e7cSJerome Forissierta_arm32-platform-cxxflags += $(platform-cflags-debug-info)
282be3bc461SJerome Forissier
283bc587ec0SRouven Czerwinskiifeq ($(arm32-platform-hard-float-enabled),y)
284bc587ec0SRouven Czerwinskita_arm32-platform-cxxflags += $(arm32-platform-cflags-hard-float)
285bc587ec0SRouven Czerwinskielse
286bc587ec0SRouven Czerwinskita_arm32-platform-cxxflags += $(arm32-platform-cflags-no-hard-float)
287bc587ec0SRouven Czerwinskiendif
288bc587ec0SRouven Czerwinski
289739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += CFG_ARM32_ta_arm32
290739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-cppflags
291739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-cflags
292739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-aflags
293be3bc461SJerome Forissierta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-cxxflags
294c042fbefSJerome Forissier
2950ca35294SVictor Chongta-mk-file-export-add-ta_arm32 += CROSS_COMPILE ?= arm-linux-gnueabihf-_nl_
296c042fbefSJerome Forissierta-mk-file-export-add-ta_arm32 += CROSS_COMPILE32 ?= $$(CROSS_COMPILE)_nl_
297c042fbefSJerome Forissierta-mk-file-export-add-ta_arm32 += CROSS_COMPILE_ta_arm32 ?= $$(CROSS_COMPILE32)_nl_
29838f4260cSJerome Forissierta-mk-file-export-add-ta_arm32 += COMPILER ?= gcc_nl_
29938f4260cSJerome Forissierta-mk-file-export-add-ta_arm32 += COMPILER_ta_arm32 ?= $$(COMPILER)_nl_
300b4faf480SDick Olssonta-mk-file-export-add-ta_arm32 += PYTHON3 ?= python3_nl_
301739804b5SJens Wiklanderendif
302739804b5SJens Wiklander
303739804b5SJens Wiklanderifneq ($(filter ta_arm64,$(ta-targets)),)
304739804b5SJens Wiklander# Variables for ta-target/sm "ta_arm64"
305739804b5SJens WiklanderCFG_ARM64_ta_arm64 := y
306b09cddcaSJerome Forissierarch-bits-ta_arm64 := 64
307739804b5SJens Wiklanderta_arm64-platform-cppflags += $(arm64-platform-cppflags)
308739804b5SJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags)
309739804b5SJens Wiklanderta_arm64-platform-cflags += $(platform-cflags-optimization)
310739804b5SJens Wiklanderta_arm64-platform-cflags += $(platform-cflags-debug-info)
3117f761274SJerome Forissierta_arm64-platform-cflags += -fpic
312739804b5SJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags-generic)
3139551f4e5SJens Wiklanderifeq ($(arm64-platform-hard-float-enabled),y)
3140de9a5fbSJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags-hard-float)
3150de9a5fbSJens Wiklanderelse
316739804b5SJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags-no-hard-float)
3170de9a5fbSJens Wiklanderendif
3189b40b6e6SJerome Forissierta_arm64-platform-aflags += $(platform-aflags-generic)
319739804b5SJens Wiklanderta_arm64-platform-aflags += $(platform-aflags-debug-info)
320739804b5SJens Wiklanderta_arm64-platform-aflags += $(arm64-platform-aflags)
321739804b5SJens Wiklander
322be3bc461SJerome Forissierta_arm64-platform-cxxflags += -fpic
3239cd83e7cSJerome Forissierta_arm64-platform-cxxflags += $(platform-cflags-optimization)
3249cd83e7cSJerome Forissierta_arm64-platform-cxxflags += $(platform-cflags-debug-info)
325be3bc461SJerome Forissier
3262b06f9deSRuchika Guptaifeq ($(CFG_TA_PAUTH),y)
3272b06f9deSRuchika Guptabp-ta-opt := $(call cc-option,-mbranch-protection=pac-ret+leaf)
328e768d3d5SRuchika Guptaendif
3292b06f9deSRuchika Gupta
3302b06f9deSRuchika Guptaifeq ($(CFG_TA_BTI),y)
3312b06f9deSRuchika Guptabp-ta-opt := $(call cc-option,-mbranch-protection=bti)
3322b06f9deSRuchika Guptaendif
3332b06f9deSRuchika Gupta
3342b06f9deSRuchika Guptaifeq (y-y,$(CFG_TA_PAUTH)-$(CFG_TA_BTI))
3352b06f9deSRuchika Guptabp-ta-opt := $(call cc-option,-mbranch-protection=pac-ret+leaf+bti)
3362b06f9deSRuchika Guptaendif
3372b06f9deSRuchika Gupta
3382b06f9deSRuchika Guptaifeq (y,$(filter $(CFG_TA_BTI) $(CFG_TA_PAUTH),y))
3392b06f9deSRuchika Guptaifeq (,$(bp-ta-opt))
3402b06f9deSRuchika Gupta$(error -mbranch-protection not supported)
3412b06f9deSRuchika Guptaendif
3422b06f9deSRuchika Guptata_arm64-platform-cflags += $(bp-ta-opt)
343e768d3d5SRuchika Guptaendif
344e768d3d5SRuchika Gupta
345739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += CFG_ARM64_ta_arm64
346739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-cppflags
347739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-cflags
348739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-aflags
349be3bc461SJerome Forissierta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-cxxflags
350c042fbefSJerome Forissier
351c042fbefSJerome Forissierta-mk-file-export-add-ta_arm64 += CROSS_COMPILE64 ?= $$(CROSS_COMPILE)_nl_
352c042fbefSJerome Forissierta-mk-file-export-add-ta_arm64 += CROSS_COMPILE_ta_arm64 ?= $$(CROSS_COMPILE64)_nl_
35338f4260cSJerome Forissierta-mk-file-export-add-ta_arm64 += COMPILER ?= gcc_nl_
35438f4260cSJerome Forissierta-mk-file-export-add-ta_arm64 += COMPILER_ta_arm64 ?= $$(COMPILER)_nl_
355b4faf480SDick Olssonta-mk-file-export-add-ta_arm64 += PYTHON3 ?= python3_nl_
356739804b5SJens Wiklanderendif
357b09cddcaSJerome Forissier
358331ebf7eSJerome Forissier# Set cross compiler prefix for each TA target
359331ebf7eSJerome Forissier$(foreach sm, $(ta-targets), $(eval CROSS_COMPILE_$(sm) ?= $(CROSS_COMPILE$(arch-bits-$(sm)))))
36018b58024SJens Wiklander
36118b58024SJens Wiklanderarm32-sysreg-txt = core/arch/arm/kernel/arm32_sysreg.txt
36218b58024SJens Wiklanderarm32-sysregs-$(arm32-sysreg-txt)-h := arm32_sysreg.h
36318b58024SJens Wiklanderarm32-sysregs-$(arm32-sysreg-txt)-s := arm32_sysreg.S
36418b58024SJens Wiklanderarm32-sysregs += $(arm32-sysreg-txt)
36518b58024SJens Wiklander
366c3d0b15dSJens Wiklanderifeq ($(CFG_ARM_GICV3),y)
367c3d0b15dSJens Wiklanderarm32-gicv3-sysreg-txt = core/arch/arm/kernel/arm32_gicv3_sysreg.txt
368c3d0b15dSJens Wiklanderarm32-sysregs-$(arm32-gicv3-sysreg-txt)-h := arm32_gicv3_sysreg.h
369c3d0b15dSJens Wiklanderarm32-sysregs-$(arm32-gicv3-sysreg-txt)-s := arm32_gicv3_sysreg.S
370c3d0b15dSJens Wiklanderarm32-sysregs += $(arm32-gicv3-sysreg-txt)
371c3d0b15dSJens Wiklanderendif
372c3d0b15dSJens Wiklander
37318b58024SJens Wiklanderarm32-sysregs-out := $(out-dir)/$(sm)/include/generated
37418b58024SJens Wiklander
37518b58024SJens Wiklanderdefine process-arm32-sysreg
37618b58024SJens WiklanderFORCE-GENSRC$(sm): $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-h)
37718b58024SJens Wiklandercleanfiles := $$(cleanfiles) $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-h)
37818b58024SJens Wiklander
37918b58024SJens Wiklander$$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-h): $(1) scripts/arm32_sysreg.py
38018b58024SJens Wiklander	@$(cmd-echo-silent) '  GEN     $$@'
38118b58024SJens Wiklander	$(q)mkdir -p $$(dir $$@)
38218b58024SJens Wiklander	$(q)scripts/arm32_sysreg.py --guard __$$(arm32-sysregs-$(1)-h) \
38318b58024SJens Wiklander		< $$< > $$@
38418b58024SJens Wiklander
38518b58024SJens WiklanderFORCE-GENSRC$(sm): $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-s)
38618b58024SJens Wiklandercleanfiles := $$(cleanfiles) $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-s)
38718b58024SJens Wiklander
38818b58024SJens Wiklander$$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-s): $(1) scripts/arm32_sysreg.py
38918b58024SJens Wiklander	@$(cmd-echo-silent) '  GEN     $$@'
39018b58024SJens Wiklander	$(q)mkdir -p $$(dir $$@)
39118b58024SJens Wiklander	$(q)scripts/arm32_sysreg.py --s_file < $$< > $$@
39218b58024SJens Wiklanderendef #process-arm32-sysreg
39318b58024SJens Wiklander
39418b58024SJens Wiklander$(foreach sr, $(arm32-sysregs), $(eval $(call process-arm32-sysreg,$(sr))))
395