xref: /optee_os/core/arch/arm/arm.mk (revision 2b06f9dede33f6b73063938fa8cbc16ee46d3d44)
1331ebf7eSJerome Forissier# Setup compiler for the core module
2331ebf7eSJerome Forissierifeq ($(CFG_ARM64_core),y)
3331ebf7eSJerome Forissierarch-bits-core := 64
4331ebf7eSJerome Forissierelse
5331ebf7eSJerome Forissierarch-bits-core := 32
6331ebf7eSJerome Forissierendif
7331ebf7eSJerome ForissierCROSS_COMPILE_core := $(CROSS_COMPILE$(arch-bits-core))
8331ebf7eSJerome ForissierCOMPILER_core := $(COMPILER)
9331ebf7eSJerome Forissierinclude mk/$(COMPILER_core).mk
10331ebf7eSJerome Forissier
11331ebf7eSJerome Forissier# Defines the cc-option macro using the compiler set for the core module
12331ebf7eSJerome Forissierinclude mk/cc-option.mk
13331ebf7eSJerome Forissier
149ba34389SJens Wiklander# Size of emulated TrustZone protected SRAM, 448 kB.
1579a90f9bSJens Wiklander# Only applicable when paging is enabled.
169ba34389SJens WiklanderCFG_CORE_TZSRAM_EMUL_SIZE ?= 458752
17cc8fda93SJens Wiklander
18cc8fda93SJens Wiklanderifneq ($(CFG_LPAE_ADDR_SPACE_SIZE),)
19cc8fda93SJens Wiklander$(warning Error: CFG_LPAE_ADDR_SPACE_SIZE is not supported any longer)
20cc8fda93SJens Wiklander$(error Error: Please use CFG_LPAE_ADDR_SPACE_BITS instead)
21cc8fda93SJens Wiklanderendif
22cc8fda93SJens Wiklander
23cc8fda93SJens WiklanderCFG_LPAE_ADDR_SPACE_BITS ?= 32
24a189a570SPascal Brand
2575fddfb8SPeng FanCFG_MMAP_REGIONS ?= 13
2642dd7a20SfangsuowuCFG_RESERVED_VASPACE_SIZE ?= (1024 * 1024 * 10)
2775fddfb8SPeng Fan
28abe38974SJens Wiklanderifeq ($(CFG_ARM64_core),y)
297a976658SJerome ForissierCFG_KERN_LINKER_FORMAT ?= elf64-littleaarch64
307a976658SJerome ForissierCFG_KERN_LINKER_ARCH ?= aarch64
314518cdc1SJens Wiklander# TCR_EL1.IPS needs to be initialized according to the largest physical
324518cdc1SJens Wiklander# address that we need to map.
334518cdc1SJens Wiklander# Physical address size
344518cdc1SJens Wiklander# 32 bits, 4GB.
354518cdc1SJens Wiklander# 36 bits, 64GB.
364518cdc1SJens Wiklander# (etc.)
374518cdc1SJens WiklanderCFG_CORE_ARM64_PA_BITS ?= 32
3859ac3927SZeng Taoelse
39abe38974SJens Wiklanderifeq ($(CFG_ARM32_core),y)
407a976658SJerome ForissierCFG_KERN_LINKER_FORMAT ?= elf32-littlearm
417a976658SJerome ForissierCFG_KERN_LINKER_ARCH ?= arm
4259ac3927SZeng Taoelse
4359ac3927SZeng Tao$(error Error: CFG_ARM64_core or CFG_ARM32_core should be defined)
4459ac3927SZeng Taoendif
457a976658SJerome Forissierendif
467a976658SJerome Forissier
470de9a5fbSJens Wiklanderifeq ($(CFG_TA_FLOAT_SUPPORT),y)
480de9a5fbSJens Wiklander# Use hard-float for floating point support in user TAs instead of
490de9a5fbSJens Wiklander# soft-float
500de9a5fbSJens WiklanderCFG_WITH_VFP ?= y
510de9a5fbSJens Wiklanderifeq ($(CFG_ARM64_core),y)
520de9a5fbSJens Wiklander# AArch64 has no fallback to soft-float
530de9a5fbSJens Wiklander$(call force,CFG_WITH_VFP,y)
540de9a5fbSJens Wiklanderendif
550de9a5fbSJens Wiklanderifeq ($(CFG_WITH_VFP),y)
569551f4e5SJens Wiklanderarm64-platform-hard-float-enabled := y
579551f4e5SJens Wiklanderifneq ($(CFG_TA_ARM32_NO_HARD_FLOAT_SUPPORT),y)
589551f4e5SJens Wiklanderarm32-platform-hard-float-enabled := y
599551f4e5SJens Wiklanderendif
600de9a5fbSJens Wiklanderendif
610de9a5fbSJens Wiklanderendif
620de9a5fbSJens Wiklander
633bc90f3dSJens Wiklander# Adds protection against CVE-2017-5715 also know as Spectre
643bc90f3dSJens Wiklander# (https://spectreattack.com)
653bc90f3dSJens Wiklander# See also https://developer.arm.com/-/media/Files/pdf/Cache_Speculation_Side-channels.pdf
663bc90f3dSJens Wiklander# Variant 2
673bc90f3dSJens WiklanderCFG_CORE_WORKAROUND_SPECTRE_BP ?= y
6840511940SJens Wiklander# Same as CFG_CORE_WORKAROUND_SPECTRE_BP but targeting exceptions from
6940511940SJens Wiklander# secure EL0 instead of non-secure world.
7040511940SJens WiklanderCFG_CORE_WORKAROUND_SPECTRE_BP_SEC ?= $(CFG_CORE_WORKAROUND_SPECTRE_BP)
713bc90f3dSJens Wiklander
7214d6d42bSJens Wiklander# Adds protection against a tool like Cachegrab
7314d6d42bSJens Wiklander# (https://github.com/nccgroup/cachegrab), which uses non-secure interrupts
7414d6d42bSJens Wiklander# to prime and later analyze the L1D, L1I and BTB caches to gain
7514d6d42bSJens Wiklander# information from secure world execution.
7614d6d42bSJens WiklanderCFG_CORE_WORKAROUND_NSITR_CACHE_PRIME ?= y
7714d6d42bSJens Wiklanderifeq ($(CFG_CORE_WORKAROUND_NSITR_CACHE_PRIME),y)
7814d6d42bSJens Wiklander$(call force,CFG_CORE_WORKAROUND_SPECTRE_BP,y,Required by CFG_CORE_WORKAROUND_NSITR_CACHE_PRIME)
7914d6d42bSJens Wiklanderendif
8014d6d42bSJens Wiklander
8110d13b28SEtienne CarriereCFG_CORE_RWDATA_NOEXEC ?= y
823181c736SEtienne CarriereCFG_CORE_RODATA_NOEXEC ?= n
833181c736SEtienne Carriereifeq ($(CFG_CORE_RODATA_NOEXEC),y)
843181c736SEtienne Carriere$(call force,CFG_CORE_RWDATA_NOEXEC,y)
853181c736SEtienne Carriereendif
86aaaf00a2SJerome Forissier# 'y' to set the Alignment Check Enable bit in SCTLR/SCTLR_EL1, 'n' to clear it
878420a14cSJerome ForissierCFG_SCTLR_ALIGNMENT_CHECK ?= n
8810d13b28SEtienne Carriere
89dd3afbacSJens Wiklanderifeq ($(CFG_CORE_LARGE_PHYS_ADDR),y)
90dd3afbacSJens Wiklander$(call force,CFG_WITH_LPAE,y)
91dd3afbacSJens Wiklanderendif
92dd3afbacSJens Wiklander
931b302ac0SJens Wiklander# SPMC configuration "S-EL1 SPMC" where SPM Core is implemented at S-EL1,
941b302ac0SJens Wiklander# that is, OP-TEE.
951b302ac0SJens Wiklanderifeq ($(CFG_CORE_SEL1_SPMC),y)
961b302ac0SJens Wiklander$(call force,CFG_CORE_FFA,y)
97fb19e98eSJens Wiklander$(call force,CFG_CORE_SEL2_SPMC,n)
98fb19e98eSJens Wiklanderendif
99fb19e98eSJens Wiklander# SPMC configuration "S-EL2 SPMC" where SPM Core is implemented at S-EL2,
100fb19e98eSJens Wiklander# that is, the hypervisor sandboxing OP-TEE
101fb19e98eSJens Wiklanderifeq ($(CFG_CORE_SEL2_SPMC),y)
102fb19e98eSJens Wiklander$(call force,CFG_CORE_FFA,y)
1031b302ac0SJens Wiklanderendif
1041b302ac0SJens Wiklander
1055b8a58b4SJens Wiklander# Unmaps all kernel mode code except the code needed to take exceptions
1065b8a58b4SJens Wiklander# from user space and restore kernel mode mapping again. This gives more
1075b8a58b4SJens Wiklander# strict control over what is accessible while in user mode.
1085b8a58b4SJens Wiklander# Addresses CVE-2017-5715 (aka Meltdown) known to affect Arm Cortex-A75
1095b8a58b4SJens WiklanderCFG_CORE_UNMAP_CORE_AT_EL0 ?= y
1105b8a58b4SJens Wiklander
1118267e19bSJerome Forissier# Initialize PMCR.DP to 1 to prohibit cycle counting in secure state, and
1128267e19bSJerome Forissier# save/restore PMCR during world switch.
1138267e19bSJerome ForissierCFG_SM_NO_CYCLE_COUNTING ?= y
1148267e19bSJerome Forissier
115c2d44948SJens Wiklander
116c2d44948SJens Wiklander# CFG_CORE_ASYNC_NOTIF_GIC_INTID is defined by the platform to some free
117c2d44948SJens Wiklander# interrupt. Setting it to a non-zero number enables support for using an
118c2d44948SJens Wiklander# Arm-GIC to notify normal world. This config variable should use a value
119c2d44948SJens Wiklander# larger the 32 to make it of the type SPI.
120c2d44948SJens Wiklander# Note that asynchronous notifactions must be enabled with
121c2d44948SJens Wiklander# CFG_CORE_ASYNC_NOTIF=y for this variable to be used.
122c2d44948SJens WiklanderCFG_CORE_ASYNC_NOTIF_GIC_INTID ?= 0
123c2d44948SJens Wiklander
124ab046bb5SEtienne Carriereifeq ($(CFG_ARM32_core),y)
125ab046bb5SEtienne Carriere# Configration directive related to ARMv7 optee boot arguments.
126ab046bb5SEtienne Carriere# CFG_PAGEABLE_ADDR: if defined, forces pageable data physical address.
127ab046bb5SEtienne Carriere# CFG_NS_ENTRY_ADDR: if defined, forces NS World physical entry address.
128ab046bb5SEtienne Carriere# CFG_DT_ADDR:       if defined, forces Device Tree data physical address.
129ab046bb5SEtienne Carriereendif
130ab046bb5SEtienne Carriere
131739804b5SJens Wiklandercore-platform-cppflags	+= -I$(arch-dir)/include
132739804b5SJens Wiklandercore-platform-subdirs += \
1335843bb75SJerome Forissier	$(addprefix $(arch-dir)/, kernel crypto mm tee) $(platform-dir)
134739804b5SJens Wiklander
135739804b5SJens Wiklanderifneq ($(CFG_WITH_ARM_TRUSTED_FW),y)
136739804b5SJens Wiklandercore-platform-subdirs += $(arch-dir)/sm
137739804b5SJens Wiklanderendif
138739804b5SJens Wiklander
139739804b5SJens Wiklanderarm64-platform-cppflags += -DARM64=1 -D__LP64__=1
140739804b5SJens Wiklanderarm32-platform-cppflags += -DARM32=1 -D__ILP32__=1
141739804b5SJens Wiklander
142c8f56835SJerome Forissierplatform-cflags-generic ?= -ffunction-sections -fdata-sections -pipe
143c8f56835SJerome Forissierplatform-aflags-generic ?= -pipe
144739804b5SJens Wiklander
145a23860a8SJerome Forissierarm32-platform-aflags += -marm
146a23860a8SJerome Forissier
14723381c10SJens Wiklanderarm32-platform-cflags-no-hard-float ?= -mfloat-abi=soft
1480de9a5fbSJens Wiklanderarm32-platform-cflags-hard-float ?= -mfloat-abi=hard -funsafe-math-optimizations
149e9140287SJerome Forissierarm32-platform-cflags-generic-thumb ?= -mthumb \
150c96d7091SSumit Garg			-fno-short-enums -fno-common -mno-unaligned-access
151c96d7091SSumit Gargarm32-platform-cflags-generic-arm ?= -marm -fno-omit-frame-pointer -mapcs \
152739804b5SJens Wiklander			-fno-short-enums -fno-common -mno-unaligned-access
153739804b5SJens Wiklanderarm32-platform-aflags-no-hard-float ?=
154739804b5SJens Wiklander
155739804b5SJens Wiklanderarm64-platform-cflags-no-hard-float ?= -mgeneral-regs-only
1560de9a5fbSJens Wiklanderarm64-platform-cflags-hard-float ?=
157b836bfb0SJoshua Wattarm64-platform-cflags-generic := -mstrict-align $(call cc-option,-mno-outline-atomics,)
158739804b5SJens Wiklander
159eca42819SJerome Forissierplatform-cflags-optimization ?= -O$(CFG_CC_OPT_LEVEL)
160eca42819SJerome Forissier
161c8f56835SJerome Forissierifeq ($(CFG_DEBUG_INFO),y)
162739804b5SJens Wiklanderplatform-cflags-debug-info ?= -g3
163c8f56835SJerome Forissierplatform-aflags-debug-info ?= -g
164c8f56835SJerome Forissierendif
165739804b5SJens Wiklander
166739804b5SJens Wiklandercore-platform-cflags += $(platform-cflags-optimization)
167739804b5SJens Wiklandercore-platform-cflags += $(platform-cflags-generic)
168739804b5SJens Wiklandercore-platform-cflags += $(platform-cflags-debug-info)
169739804b5SJens Wiklander
170739804b5SJens Wiklandercore-platform-aflags += $(platform-aflags-generic)
171739804b5SJens Wiklandercore-platform-aflags += $(platform-aflags-debug-info)
172739804b5SJens Wiklander
173170e9084SJens Wiklanderifeq ($(CFG_CORE_ASLR),y)
174170e9084SJens Wiklandercore-platform-cflags += -fpie
175170e9084SJens Wiklanderendif
176170e9084SJens Wiklander
1773991ef11SRuchika Guptaifeq ($(CFG_CORE_BTI),y)
1783991ef11SRuchika Guptabti-opt := $(call cc-option,-mbranch-protection=bti)
1793991ef11SRuchika Guptaifeq (,$(bti-opt))
1803991ef11SRuchika Gupta$(error -mbranch-protection=bti not supported)
1813991ef11SRuchika Guptaendif
1823991ef11SRuchika Guptacore-platform-cflags += $(bti-opt)
1833991ef11SRuchika Guptaendif
1843991ef11SRuchika Gupta
1857a976658SJerome Forissierifeq ($(CFG_ARM64_core),y)
1867a976658SJerome Forissiercore-platform-cppflags += $(arm64-platform-cppflags)
1877a976658SJerome Forissiercore-platform-cflags += $(arm64-platform-cflags)
188739804b5SJens Wiklandercore-platform-cflags += $(arm64-platform-cflags-generic)
189739804b5SJens Wiklandercore-platform-cflags += $(arm64-platform-cflags-no-hard-float)
1907a976658SJerome Forissiercore-platform-aflags += $(arm64-platform-aflags)
1917a976658SJerome Forissierelse
1927a976658SJerome Forissiercore-platform-cppflags += $(arm32-platform-cppflags)
1937a976658SJerome Forissiercore-platform-cflags += $(arm32-platform-cflags)
194739804b5SJens Wiklandercore-platform-cflags += $(arm32-platform-cflags-no-hard-float)
19531a29642SJerome Forissierifeq ($(CFG_UNWIND),y)
196923c1f34SJens Wiklandercore-platform-cflags += -funwind-tables
197923c1f34SJens Wiklanderendif
198099918f6SSumit Gargifeq ($(CFG_SYSCALL_FTRACE),y)
199099918f6SSumit Gargcore-platform-cflags += $(arm32-platform-cflags-generic-arm)
200099918f6SSumit Gargelse
201c96d7091SSumit Gargcore-platform-cflags += $(arm32-platform-cflags-generic-thumb)
202099918f6SSumit Gargendif
203739804b5SJens Wiklandercore-platform-aflags += $(core_arm32-platform-aflags)
2047a976658SJerome Forissiercore-platform-aflags += $(arm32-platform-aflags)
205abe38974SJens Wiklanderendif
206739804b5SJens Wiklander
2078955ffc4SJerome Forissier# Provide default supported-ta-targets if not set by the platform config
2088955ffc4SJerome Forissierifeq (,$(supported-ta-targets))
2098955ffc4SJerome Forissiersupported-ta-targets = ta_arm32
2109f1eec75SJerome Forissierifeq ($(CFG_ARM64_core),y)
2118955ffc4SJerome Forissiersupported-ta-targets += ta_arm64
2129f1eec75SJerome Forissierendif
2139f1eec75SJerome Forissierendif
2149f1eec75SJerome Forissier
215dc701d99SJerome Forissierta-targets := $(if $(CFG_USER_TA_TARGETS),$(filter $(supported-ta-targets),$(CFG_USER_TA_TARGETS)),$(supported-ta-targets))
216dc701d99SJerome Forissierunsup-targets := $(filter-out $(ta-targets),$(CFG_USER_TA_TARGETS))
217dc701d99SJerome Forissierifneq (,$(unsup-targets))
218dc701d99SJerome Forissier$(error CFG_USER_TA_TARGETS contains unsupported value(s): $(unsup-targets). Valid values: $(supported-ta-targets))
219dc701d99SJerome Forissierendif
2208955ffc4SJerome Forissier
221739804b5SJens Wiklanderifneq ($(filter ta_arm32,$(ta-targets)),)
222739804b5SJens Wiklander# Variables for ta-target/sm "ta_arm32"
223739804b5SJens WiklanderCFG_ARM32_ta_arm32 := y
224b09cddcaSJerome Forissierarch-bits-ta_arm32 := 32
225739804b5SJens Wiklanderta_arm32-platform-cppflags += $(arm32-platform-cppflags)
226739804b5SJens Wiklanderta_arm32-platform-cflags += $(arm32-platform-cflags)
227739804b5SJens Wiklanderta_arm32-platform-cflags += $(platform-cflags-optimization)
228739804b5SJens Wiklanderta_arm32-platform-cflags += $(platform-cflags-debug-info)
2297f761274SJerome Forissierta_arm32-platform-cflags += -fpic
230c96d7091SSumit Garg
231c96d7091SSumit Garg# Thumb mode doesn't support function graph tracing due to missing
232c96d7091SSumit Garg# frame pointer support required to trace function call chain. So
233c96d7091SSumit Garg# rather compile in ARM mode if function tracing is enabled.
234099918f6SSumit Gargifeq ($(CFG_FTRACE_SUPPORT),y)
235c96d7091SSumit Gargta_arm32-platform-cflags += $(arm32-platform-cflags-generic-arm)
236c96d7091SSumit Gargelse
237c96d7091SSumit Gargta_arm32-platform-cflags += $(arm32-platform-cflags-generic-thumb)
238c96d7091SSumit Gargendif
239c96d7091SSumit Garg
2409551f4e5SJens Wiklanderifeq ($(arm32-platform-hard-float-enabled),y)
2410de9a5fbSJens Wiklanderta_arm32-platform-cflags += $(arm32-platform-cflags-hard-float)
2420de9a5fbSJens Wiklanderelse
243739804b5SJens Wiklanderta_arm32-platform-cflags += $(arm32-platform-cflags-no-hard-float)
2440de9a5fbSJens Wiklanderendif
24531a29642SJerome Forissierifeq ($(CFG_UNWIND),y)
24631a29642SJerome Forissierta_arm32-platform-cflags += -funwind-tables
24731a29642SJerome Forissierendif
2489b40b6e6SJerome Forissierta_arm32-platform-aflags += $(platform-aflags-generic)
249739804b5SJens Wiklanderta_arm32-platform-aflags += $(platform-aflags-debug-info)
250739804b5SJens Wiklanderta_arm32-platform-aflags += $(arm32-platform-aflags)
251739804b5SJens Wiklander
252be3bc461SJerome Forissierta_arm32-platform-cxxflags += -fpic
25372980901SRouven Czerwinskita_arm32-platform-cxxflags += $(arm32-platform-cxxflags)
2549cd83e7cSJerome Forissierta_arm32-platform-cxxflags += $(platform-cflags-optimization)
2559cd83e7cSJerome Forissierta_arm32-platform-cxxflags += $(platform-cflags-debug-info)
256be3bc461SJerome Forissier
257bc587ec0SRouven Czerwinskiifeq ($(arm32-platform-hard-float-enabled),y)
258bc587ec0SRouven Czerwinskita_arm32-platform-cxxflags += $(arm32-platform-cflags-hard-float)
259bc587ec0SRouven Czerwinskielse
260bc587ec0SRouven Czerwinskita_arm32-platform-cxxflags += $(arm32-platform-cflags-no-hard-float)
261bc587ec0SRouven Czerwinskiendif
262bc587ec0SRouven Czerwinski
263739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += CFG_ARM32_ta_arm32
264739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-cppflags
265739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-cflags
266739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-aflags
267be3bc461SJerome Forissierta-mk-file-export-vars-ta_arm32 += ta_arm32-platform-cxxflags
268c042fbefSJerome Forissier
2690ca35294SVictor Chongta-mk-file-export-add-ta_arm32 += CROSS_COMPILE ?= arm-linux-gnueabihf-_nl_
270c042fbefSJerome Forissierta-mk-file-export-add-ta_arm32 += CROSS_COMPILE32 ?= $$(CROSS_COMPILE)_nl_
271c042fbefSJerome Forissierta-mk-file-export-add-ta_arm32 += CROSS_COMPILE_ta_arm32 ?= $$(CROSS_COMPILE32)_nl_
27238f4260cSJerome Forissierta-mk-file-export-add-ta_arm32 += COMPILER ?= gcc_nl_
27338f4260cSJerome Forissierta-mk-file-export-add-ta_arm32 += COMPILER_ta_arm32 ?= $$(COMPILER)_nl_
274b4faf480SDick Olssonta-mk-file-export-add-ta_arm32 += PYTHON3 ?= python3_nl_
275739804b5SJens Wiklanderendif
276739804b5SJens Wiklander
277739804b5SJens Wiklanderifneq ($(filter ta_arm64,$(ta-targets)),)
278739804b5SJens Wiklander# Variables for ta-target/sm "ta_arm64"
279739804b5SJens WiklanderCFG_ARM64_ta_arm64 := y
280b09cddcaSJerome Forissierarch-bits-ta_arm64 := 64
281739804b5SJens Wiklanderta_arm64-platform-cppflags += $(arm64-platform-cppflags)
282739804b5SJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags)
283739804b5SJens Wiklanderta_arm64-platform-cflags += $(platform-cflags-optimization)
284739804b5SJens Wiklanderta_arm64-platform-cflags += $(platform-cflags-debug-info)
2857f761274SJerome Forissierta_arm64-platform-cflags += -fpic
286739804b5SJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags-generic)
2879551f4e5SJens Wiklanderifeq ($(arm64-platform-hard-float-enabled),y)
2880de9a5fbSJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags-hard-float)
2890de9a5fbSJens Wiklanderelse
290739804b5SJens Wiklanderta_arm64-platform-cflags += $(arm64-platform-cflags-no-hard-float)
2910de9a5fbSJens Wiklanderendif
2929b40b6e6SJerome Forissierta_arm64-platform-aflags += $(platform-aflags-generic)
293739804b5SJens Wiklanderta_arm64-platform-aflags += $(platform-aflags-debug-info)
294739804b5SJens Wiklanderta_arm64-platform-aflags += $(arm64-platform-aflags)
295739804b5SJens Wiklander
296be3bc461SJerome Forissierta_arm64-platform-cxxflags += -fpic
2979cd83e7cSJerome Forissierta_arm64-platform-cxxflags += $(platform-cflags-optimization)
2989cd83e7cSJerome Forissierta_arm64-platform-cxxflags += $(platform-cflags-debug-info)
299be3bc461SJerome Forissier
300*2b06f9deSRuchika Guptaifeq ($(CFG_TA_PAUTH),y)
301*2b06f9deSRuchika Guptabp-ta-opt := $(call cc-option,-mbranch-protection=pac-ret+leaf)
302e768d3d5SRuchika Guptaendif
303*2b06f9deSRuchika Gupta
304*2b06f9deSRuchika Guptaifeq ($(CFG_TA_BTI),y)
305*2b06f9deSRuchika Guptabp-ta-opt := $(call cc-option,-mbranch-protection=bti)
306*2b06f9deSRuchika Guptaendif
307*2b06f9deSRuchika Gupta
308*2b06f9deSRuchika Guptaifeq (y-y,$(CFG_TA_PAUTH)-$(CFG_TA_BTI))
309*2b06f9deSRuchika Guptabp-ta-opt := $(call cc-option,-mbranch-protection=pac-ret+leaf+bti)
310*2b06f9deSRuchika Guptaendif
311*2b06f9deSRuchika Gupta
312*2b06f9deSRuchika Guptaifeq (y,$(filter $(CFG_TA_BTI) $(CFG_TA_PAUTH),y))
313*2b06f9deSRuchika Guptaifeq (,$(bp-ta-opt))
314*2b06f9deSRuchika Gupta$(error -mbranch-protection not supported)
315*2b06f9deSRuchika Guptaendif
316*2b06f9deSRuchika Guptata_arm64-platform-cflags += $(bp-ta-opt)
317e768d3d5SRuchika Guptaendif
318e768d3d5SRuchika Gupta
319739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += CFG_ARM64_ta_arm64
320739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-cppflags
321739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-cflags
322739804b5SJens Wiklanderta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-aflags
323be3bc461SJerome Forissierta-mk-file-export-vars-ta_arm64 += ta_arm64-platform-cxxflags
324c042fbefSJerome Forissier
325c042fbefSJerome Forissierta-mk-file-export-add-ta_arm64 += CROSS_COMPILE64 ?= $$(CROSS_COMPILE)_nl_
326c042fbefSJerome Forissierta-mk-file-export-add-ta_arm64 += CROSS_COMPILE_ta_arm64 ?= $$(CROSS_COMPILE64)_nl_
32738f4260cSJerome Forissierta-mk-file-export-add-ta_arm64 += COMPILER ?= gcc_nl_
32838f4260cSJerome Forissierta-mk-file-export-add-ta_arm64 += COMPILER_ta_arm64 ?= $$(COMPILER)_nl_
329b4faf480SDick Olssonta-mk-file-export-add-ta_arm64 += PYTHON3 ?= python3_nl_
330739804b5SJens Wiklanderendif
331b09cddcaSJerome Forissier
332331ebf7eSJerome Forissier# Set cross compiler prefix for each TA target
333331ebf7eSJerome Forissier$(foreach sm, $(ta-targets), $(eval CROSS_COMPILE_$(sm) ?= $(CROSS_COMPILE$(arch-bits-$(sm)))))
33418b58024SJens Wiklander
33518b58024SJens Wiklanderarm32-sysreg-txt = core/arch/arm/kernel/arm32_sysreg.txt
33618b58024SJens Wiklanderarm32-sysregs-$(arm32-sysreg-txt)-h := arm32_sysreg.h
33718b58024SJens Wiklanderarm32-sysregs-$(arm32-sysreg-txt)-s := arm32_sysreg.S
33818b58024SJens Wiklanderarm32-sysregs += $(arm32-sysreg-txt)
33918b58024SJens Wiklander
340c3d0b15dSJens Wiklanderifeq ($(CFG_ARM_GICV3),y)
341c3d0b15dSJens Wiklanderarm32-gicv3-sysreg-txt = core/arch/arm/kernel/arm32_gicv3_sysreg.txt
342c3d0b15dSJens Wiklanderarm32-sysregs-$(arm32-gicv3-sysreg-txt)-h := arm32_gicv3_sysreg.h
343c3d0b15dSJens Wiklanderarm32-sysregs-$(arm32-gicv3-sysreg-txt)-s := arm32_gicv3_sysreg.S
344c3d0b15dSJens Wiklanderarm32-sysregs += $(arm32-gicv3-sysreg-txt)
345c3d0b15dSJens Wiklanderendif
346c3d0b15dSJens Wiklander
34718b58024SJens Wiklanderarm32-sysregs-out := $(out-dir)/$(sm)/include/generated
34818b58024SJens Wiklander
34918b58024SJens Wiklanderdefine process-arm32-sysreg
35018b58024SJens WiklanderFORCE-GENSRC$(sm): $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-h)
35118b58024SJens Wiklandercleanfiles := $$(cleanfiles) $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-h)
35218b58024SJens Wiklander
35318b58024SJens Wiklander$$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-h): $(1) scripts/arm32_sysreg.py
35418b58024SJens Wiklander	@$(cmd-echo-silent) '  GEN     $$@'
35518b58024SJens Wiklander	$(q)mkdir -p $$(dir $$@)
35618b58024SJens Wiklander	$(q)scripts/arm32_sysreg.py --guard __$$(arm32-sysregs-$(1)-h) \
35718b58024SJens Wiklander		< $$< > $$@
35818b58024SJens Wiklander
35918b58024SJens WiklanderFORCE-GENSRC$(sm): $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-s)
36018b58024SJens Wiklandercleanfiles := $$(cleanfiles) $$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-s)
36118b58024SJens Wiklander
36218b58024SJens Wiklander$$(arm32-sysregs-out)/$$(arm32-sysregs-$(1)-s): $(1) scripts/arm32_sysreg.py
36318b58024SJens Wiklander	@$(cmd-echo-silent) '  GEN     $$@'
36418b58024SJens Wiklander	$(q)mkdir -p $$(dir $$@)
36518b58024SJens Wiklander	$(q)scripts/arm32_sysreg.py --s_file < $$< > $$@
36618b58024SJens Wiklanderendef #process-arm32-sysreg
36718b58024SJens Wiklander
36818b58024SJens Wiklander$(foreach sr, $(arm32-sysregs), $(eval $(call process-arm32-sysreg,$(sr))))
369