xref: /OK3568_Linux_fs/u-boot/post/lib_powerpc/threex.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2002
3*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * CPU test
12*4882a593Smuzhiyun  * Ternary instructions		instr rA,rS,rB
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Logic instructions:		or, orc, xor, nand, nor, eqv
15*4882a593Smuzhiyun  * Shift instructions:		slw, srw, sraw
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * The test contains a pre-built table of instructions, operands and
18*4882a593Smuzhiyun  * expected results. For each table entry, the test will cyclically use
19*4882a593Smuzhiyun  * different sets of operand registers and result registers.
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <post.h>
23*4882a593Smuzhiyun #include "cpu_asm.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #if CONFIG_POST & CONFIG_SYS_POST_CPU
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun extern void cpu_post_exec_22 (ulong *code, ulong *cr, ulong *res, ulong op1,
28*4882a593Smuzhiyun     ulong op2);
29*4882a593Smuzhiyun extern ulong cpu_post_makecr (long v);
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static struct cpu_post_threex_s
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun     ulong cmd;
34*4882a593Smuzhiyun     ulong op1;
35*4882a593Smuzhiyun     ulong op2;
36*4882a593Smuzhiyun     ulong res;
37*4882a593Smuzhiyun } cpu_post_threex_table[] =
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun     {
40*4882a593Smuzhiyun 	OP_OR,
41*4882a593Smuzhiyun 	0x1234,
42*4882a593Smuzhiyun 	0x5678,
43*4882a593Smuzhiyun 	0x1234 | 0x5678
44*4882a593Smuzhiyun     },
45*4882a593Smuzhiyun     {
46*4882a593Smuzhiyun 	OP_ORC,
47*4882a593Smuzhiyun 	0x1234,
48*4882a593Smuzhiyun 	0x5678,
49*4882a593Smuzhiyun 	0x1234 | ~0x5678
50*4882a593Smuzhiyun     },
51*4882a593Smuzhiyun     {
52*4882a593Smuzhiyun 	OP_XOR,
53*4882a593Smuzhiyun 	0x1234,
54*4882a593Smuzhiyun 	0x5678,
55*4882a593Smuzhiyun 	0x1234 ^ 0x5678
56*4882a593Smuzhiyun     },
57*4882a593Smuzhiyun     {
58*4882a593Smuzhiyun 	OP_NAND,
59*4882a593Smuzhiyun 	0x1234,
60*4882a593Smuzhiyun 	0x5678,
61*4882a593Smuzhiyun 	~(0x1234 & 0x5678)
62*4882a593Smuzhiyun     },
63*4882a593Smuzhiyun     {
64*4882a593Smuzhiyun 	OP_NOR,
65*4882a593Smuzhiyun 	0x1234,
66*4882a593Smuzhiyun 	0x5678,
67*4882a593Smuzhiyun 	~(0x1234 | 0x5678)
68*4882a593Smuzhiyun     },
69*4882a593Smuzhiyun     {
70*4882a593Smuzhiyun 	OP_EQV,
71*4882a593Smuzhiyun 	0x1234,
72*4882a593Smuzhiyun 	0x5678,
73*4882a593Smuzhiyun 	~(0x1234 ^ 0x5678)
74*4882a593Smuzhiyun     },
75*4882a593Smuzhiyun     {
76*4882a593Smuzhiyun 	OP_SLW,
77*4882a593Smuzhiyun 	0x80,
78*4882a593Smuzhiyun 	16,
79*4882a593Smuzhiyun 	0x800000
80*4882a593Smuzhiyun     },
81*4882a593Smuzhiyun     {
82*4882a593Smuzhiyun 	OP_SLW,
83*4882a593Smuzhiyun 	0x80,
84*4882a593Smuzhiyun 	32,
85*4882a593Smuzhiyun 	0
86*4882a593Smuzhiyun     },
87*4882a593Smuzhiyun     {
88*4882a593Smuzhiyun 	OP_SRW,
89*4882a593Smuzhiyun 	0x800000,
90*4882a593Smuzhiyun 	16,
91*4882a593Smuzhiyun 	0x80
92*4882a593Smuzhiyun     },
93*4882a593Smuzhiyun     {
94*4882a593Smuzhiyun 	OP_SRW,
95*4882a593Smuzhiyun 	0x800000,
96*4882a593Smuzhiyun 	32,
97*4882a593Smuzhiyun 	0
98*4882a593Smuzhiyun     },
99*4882a593Smuzhiyun     {
100*4882a593Smuzhiyun 	OP_SRAW,
101*4882a593Smuzhiyun 	0x80000000,
102*4882a593Smuzhiyun 	3,
103*4882a593Smuzhiyun 	0xf0000000
104*4882a593Smuzhiyun     },
105*4882a593Smuzhiyun     {
106*4882a593Smuzhiyun 	OP_SRAW,
107*4882a593Smuzhiyun 	0x8000,
108*4882a593Smuzhiyun 	3,
109*4882a593Smuzhiyun 	0x1000
110*4882a593Smuzhiyun     },
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun static unsigned int cpu_post_threex_size = ARRAY_SIZE(cpu_post_threex_table);
113*4882a593Smuzhiyun 
cpu_post_test_threex(void)114*4882a593Smuzhiyun int cpu_post_test_threex (void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun     int ret = 0;
117*4882a593Smuzhiyun     unsigned int i, reg;
118*4882a593Smuzhiyun     int flag = disable_interrupts();
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun     for (i = 0; i < cpu_post_threex_size && ret == 0; i++)
121*4882a593Smuzhiyun     {
122*4882a593Smuzhiyun 	struct cpu_post_threex_s *test = cpu_post_threex_table + i;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	for (reg = 0; reg < 32 && ret == 0; reg++)
125*4882a593Smuzhiyun 	{
126*4882a593Smuzhiyun 	    unsigned int reg0 = (reg + 0) % 32;
127*4882a593Smuzhiyun 	    unsigned int reg1 = (reg + 1) % 32;
128*4882a593Smuzhiyun 	    unsigned int reg2 = (reg + 2) % 32;
129*4882a593Smuzhiyun 	    unsigned int stk = reg < 16 ? 31 : 15;
130*4882a593Smuzhiyun 	    unsigned long code[] =
131*4882a593Smuzhiyun 	    {
132*4882a593Smuzhiyun 		ASM_STW(stk, 1, -4),
133*4882a593Smuzhiyun 		ASM_ADDI(stk, 1, -24),
134*4882a593Smuzhiyun 		ASM_STW(3, stk, 12),
135*4882a593Smuzhiyun 		ASM_STW(4, stk, 16),
136*4882a593Smuzhiyun 		ASM_STW(reg0, stk, 8),
137*4882a593Smuzhiyun 		ASM_STW(reg1, stk, 4),
138*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 0),
139*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 12),
140*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 16),
141*4882a593Smuzhiyun 		ASM_12X(test->cmd, reg2, reg1, reg0),
142*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 12),
143*4882a593Smuzhiyun 		ASM_LWZ(reg2, stk, 0),
144*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 4),
145*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 8),
146*4882a593Smuzhiyun 		ASM_LWZ(3, stk, 12),
147*4882a593Smuzhiyun 		ASM_ADDI(1, stk, 24),
148*4882a593Smuzhiyun 		ASM_LWZ(stk, 1, -4),
149*4882a593Smuzhiyun 		ASM_BLR,
150*4882a593Smuzhiyun 	    };
151*4882a593Smuzhiyun 	    unsigned long codecr[] =
152*4882a593Smuzhiyun 	    {
153*4882a593Smuzhiyun 		ASM_STW(stk, 1, -4),
154*4882a593Smuzhiyun 		ASM_ADDI(stk, 1, -24),
155*4882a593Smuzhiyun 		ASM_STW(3, stk, 12),
156*4882a593Smuzhiyun 		ASM_STW(4, stk, 16),
157*4882a593Smuzhiyun 		ASM_STW(reg0, stk, 8),
158*4882a593Smuzhiyun 		ASM_STW(reg1, stk, 4),
159*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 0),
160*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 12),
161*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 16),
162*4882a593Smuzhiyun 		ASM_12X(test->cmd, reg2, reg1, reg0) | BIT_C,
163*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 12),
164*4882a593Smuzhiyun 		ASM_LWZ(reg2, stk, 0),
165*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 4),
166*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 8),
167*4882a593Smuzhiyun 		ASM_LWZ(3, stk, 12),
168*4882a593Smuzhiyun 		ASM_ADDI(1, stk, 24),
169*4882a593Smuzhiyun 		ASM_LWZ(stk, 1, -4),
170*4882a593Smuzhiyun 		ASM_BLR,
171*4882a593Smuzhiyun 	    };
172*4882a593Smuzhiyun 	    ulong res;
173*4882a593Smuzhiyun 	    ulong cr;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	    if (ret == 0)
176*4882a593Smuzhiyun 	    {
177*4882a593Smuzhiyun 		cr = 0;
178*4882a593Smuzhiyun 		cpu_post_exec_22 (code, & cr, & res, test->op1, test->op2);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		ret = res == test->res && cr == 0 ? 0 : -1;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		if (ret != 0)
183*4882a593Smuzhiyun 		{
184*4882a593Smuzhiyun 		    post_log ("Error at threex test %d !\n", i);
185*4882a593Smuzhiyun 		}
186*4882a593Smuzhiyun 	    }
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	    if (ret == 0)
189*4882a593Smuzhiyun 	    {
190*4882a593Smuzhiyun 		cpu_post_exec_22 (codecr, & cr, & res, test->op1, test->op2);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 		ret = res == test->res &&
193*4882a593Smuzhiyun 		      (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		if (ret != 0)
196*4882a593Smuzhiyun 		{
197*4882a593Smuzhiyun 		    post_log ("Error at threex test %d !\n", i);
198*4882a593Smuzhiyun 		}
199*4882a593Smuzhiyun 	    }
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun     }
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun     if (flag)
204*4882a593Smuzhiyun 	enable_interrupts();
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun     return ret;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #endif
210