xref: /OK3568_Linux_fs/u-boot/post/lib_powerpc/three.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2002
3*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * CPU test
12*4882a593Smuzhiyun  * Ternary instructions		instr rD,rA,rB
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Arithmetic instructions:	add, addc, adde, subf, subfc, subfe,
15*4882a593Smuzhiyun  *				mullw, mulhw, mulhwu, divw, divwu
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * The test contains a pre-built table of instructions, operands and
18*4882a593Smuzhiyun  * expected results. For each table entry, the test will cyclically use
19*4882a593Smuzhiyun  * different sets of operand registers and result registers.
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <post.h>
23*4882a593Smuzhiyun #include "cpu_asm.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #if CONFIG_POST & CONFIG_SYS_POST_CPU
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun extern void cpu_post_exec_22 (ulong *code, ulong *cr, ulong *res, ulong op1,
28*4882a593Smuzhiyun     ulong op2);
29*4882a593Smuzhiyun extern ulong cpu_post_makecr (long v);
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static struct cpu_post_three_s
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun     ulong cmd;
34*4882a593Smuzhiyun     ulong op1;
35*4882a593Smuzhiyun     ulong op2;
36*4882a593Smuzhiyun     ulong res;
37*4882a593Smuzhiyun } cpu_post_three_table[] =
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun     {
40*4882a593Smuzhiyun 	OP_ADD,
41*4882a593Smuzhiyun 	100,
42*4882a593Smuzhiyun 	200,
43*4882a593Smuzhiyun 	300
44*4882a593Smuzhiyun     },
45*4882a593Smuzhiyun     {
46*4882a593Smuzhiyun 	OP_ADD,
47*4882a593Smuzhiyun 	100,
48*4882a593Smuzhiyun 	-200,
49*4882a593Smuzhiyun 	-100
50*4882a593Smuzhiyun     },
51*4882a593Smuzhiyun     {
52*4882a593Smuzhiyun 	OP_ADDC,
53*4882a593Smuzhiyun 	100,
54*4882a593Smuzhiyun 	200,
55*4882a593Smuzhiyun 	300
56*4882a593Smuzhiyun     },
57*4882a593Smuzhiyun     {
58*4882a593Smuzhiyun 	OP_ADDC,
59*4882a593Smuzhiyun 	100,
60*4882a593Smuzhiyun 	-200,
61*4882a593Smuzhiyun 	-100
62*4882a593Smuzhiyun     },
63*4882a593Smuzhiyun     {
64*4882a593Smuzhiyun 	OP_ADDE,
65*4882a593Smuzhiyun 	100,
66*4882a593Smuzhiyun 	200,
67*4882a593Smuzhiyun 	300
68*4882a593Smuzhiyun     },
69*4882a593Smuzhiyun     {
70*4882a593Smuzhiyun 	OP_ADDE,
71*4882a593Smuzhiyun 	100,
72*4882a593Smuzhiyun 	-200,
73*4882a593Smuzhiyun 	-100
74*4882a593Smuzhiyun     },
75*4882a593Smuzhiyun     {
76*4882a593Smuzhiyun 	OP_SUBF,
77*4882a593Smuzhiyun 	100,
78*4882a593Smuzhiyun 	200,
79*4882a593Smuzhiyun 	100
80*4882a593Smuzhiyun     },
81*4882a593Smuzhiyun     {
82*4882a593Smuzhiyun 	OP_SUBF,
83*4882a593Smuzhiyun 	300,
84*4882a593Smuzhiyun 	200,
85*4882a593Smuzhiyun 	-100
86*4882a593Smuzhiyun     },
87*4882a593Smuzhiyun     {
88*4882a593Smuzhiyun 	OP_SUBFC,
89*4882a593Smuzhiyun 	100,
90*4882a593Smuzhiyun 	200,
91*4882a593Smuzhiyun 	100
92*4882a593Smuzhiyun     },
93*4882a593Smuzhiyun     {
94*4882a593Smuzhiyun 	OP_SUBFC,
95*4882a593Smuzhiyun 	300,
96*4882a593Smuzhiyun 	200,
97*4882a593Smuzhiyun 	-100
98*4882a593Smuzhiyun     },
99*4882a593Smuzhiyun     {
100*4882a593Smuzhiyun 	OP_SUBFE,
101*4882a593Smuzhiyun 	100,
102*4882a593Smuzhiyun 	200,
103*4882a593Smuzhiyun 	200 + ~100
104*4882a593Smuzhiyun     },
105*4882a593Smuzhiyun     {
106*4882a593Smuzhiyun 	OP_SUBFE,
107*4882a593Smuzhiyun 	300,
108*4882a593Smuzhiyun 	200,
109*4882a593Smuzhiyun 	200 + ~300
110*4882a593Smuzhiyun     },
111*4882a593Smuzhiyun     {
112*4882a593Smuzhiyun 	OP_MULLW,
113*4882a593Smuzhiyun 	200,
114*4882a593Smuzhiyun 	300,
115*4882a593Smuzhiyun 	200 * 300
116*4882a593Smuzhiyun     },
117*4882a593Smuzhiyun     {
118*4882a593Smuzhiyun 	OP_MULHW,
119*4882a593Smuzhiyun 	0x10000000,
120*4882a593Smuzhiyun 	0x10000000,
121*4882a593Smuzhiyun 	0x1000000
122*4882a593Smuzhiyun     },
123*4882a593Smuzhiyun     {
124*4882a593Smuzhiyun 	OP_MULHWU,
125*4882a593Smuzhiyun 	0x80000000,
126*4882a593Smuzhiyun 	0x80000000,
127*4882a593Smuzhiyun 	0x40000000
128*4882a593Smuzhiyun     },
129*4882a593Smuzhiyun     {
130*4882a593Smuzhiyun 	OP_DIVW,
131*4882a593Smuzhiyun 	-20,
132*4882a593Smuzhiyun 	5,
133*4882a593Smuzhiyun 	-4
134*4882a593Smuzhiyun     },
135*4882a593Smuzhiyun     {
136*4882a593Smuzhiyun 	OP_DIVWU,
137*4882a593Smuzhiyun 	0x8000,
138*4882a593Smuzhiyun 	0x200,
139*4882a593Smuzhiyun 	0x40
140*4882a593Smuzhiyun     },
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun static unsigned int cpu_post_three_size = ARRAY_SIZE(cpu_post_three_table);
143*4882a593Smuzhiyun 
cpu_post_test_three(void)144*4882a593Smuzhiyun int cpu_post_test_three (void)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun     int ret = 0;
147*4882a593Smuzhiyun     unsigned int i, reg;
148*4882a593Smuzhiyun     int flag = disable_interrupts();
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun     for (i = 0; i < cpu_post_three_size && ret == 0; i++)
151*4882a593Smuzhiyun     {
152*4882a593Smuzhiyun 	struct cpu_post_three_s *test = cpu_post_three_table + i;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	for (reg = 0; reg < 32 && ret == 0; reg++)
155*4882a593Smuzhiyun 	{
156*4882a593Smuzhiyun 	    unsigned int reg0 = (reg + 0) % 32;
157*4882a593Smuzhiyun 	    unsigned int reg1 = (reg + 1) % 32;
158*4882a593Smuzhiyun 	    unsigned int reg2 = (reg + 2) % 32;
159*4882a593Smuzhiyun 	    unsigned int stk = reg < 16 ? 31 : 15;
160*4882a593Smuzhiyun 	    unsigned long code[] =
161*4882a593Smuzhiyun 	    {
162*4882a593Smuzhiyun 		ASM_STW(stk, 1, -4),
163*4882a593Smuzhiyun 		ASM_ADDI(stk, 1, -24),
164*4882a593Smuzhiyun 		ASM_STW(3, stk, 12),
165*4882a593Smuzhiyun 		ASM_STW(4, stk, 16),
166*4882a593Smuzhiyun 		ASM_STW(reg0, stk, 8),
167*4882a593Smuzhiyun 		ASM_STW(reg1, stk, 4),
168*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 0),
169*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 12),
170*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 16),
171*4882a593Smuzhiyun 		ASM_12(test->cmd, reg2, reg1, reg0),
172*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 12),
173*4882a593Smuzhiyun 		ASM_LWZ(reg2, stk, 0),
174*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 4),
175*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 8),
176*4882a593Smuzhiyun 		ASM_LWZ(3, stk, 12),
177*4882a593Smuzhiyun 		ASM_ADDI(1, stk, 24),
178*4882a593Smuzhiyun 		ASM_LWZ(stk, 1, -4),
179*4882a593Smuzhiyun 		ASM_BLR,
180*4882a593Smuzhiyun 	    };
181*4882a593Smuzhiyun 	    unsigned long codecr[] =
182*4882a593Smuzhiyun 	    {
183*4882a593Smuzhiyun 		ASM_STW(stk, 1, -4),
184*4882a593Smuzhiyun 		ASM_ADDI(stk, 1, -24),
185*4882a593Smuzhiyun 		ASM_STW(3, stk, 12),
186*4882a593Smuzhiyun 		ASM_STW(4, stk, 16),
187*4882a593Smuzhiyun 		ASM_STW(reg0, stk, 8),
188*4882a593Smuzhiyun 		ASM_STW(reg1, stk, 4),
189*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 0),
190*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 12),
191*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 16),
192*4882a593Smuzhiyun 		ASM_12(test->cmd, reg2, reg1, reg0) | BIT_C,
193*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 12),
194*4882a593Smuzhiyun 		ASM_LWZ(reg2, stk, 0),
195*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 4),
196*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 8),
197*4882a593Smuzhiyun 		ASM_LWZ(3, stk, 12),
198*4882a593Smuzhiyun 		ASM_ADDI(1, stk, 24),
199*4882a593Smuzhiyun 		ASM_LWZ(stk, 1, -4),
200*4882a593Smuzhiyun 		ASM_BLR,
201*4882a593Smuzhiyun 	    };
202*4882a593Smuzhiyun 	    ulong res;
203*4882a593Smuzhiyun 	    ulong cr;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	    if (ret == 0)
206*4882a593Smuzhiyun 	    {
207*4882a593Smuzhiyun 		cr = 0;
208*4882a593Smuzhiyun 		cpu_post_exec_22 (code, & cr, & res, test->op1, test->op2);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		ret = res == test->res && cr == 0 ? 0 : -1;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		if (ret != 0)
213*4882a593Smuzhiyun 		{
214*4882a593Smuzhiyun 		    post_log ("Error at three test %d !\n", i);
215*4882a593Smuzhiyun 		}
216*4882a593Smuzhiyun 	    }
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	    if (ret == 0)
219*4882a593Smuzhiyun 	    {
220*4882a593Smuzhiyun 		cpu_post_exec_22 (codecr, & cr, & res, test->op1, test->op2);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		ret = res == test->res &&
223*4882a593Smuzhiyun 		      (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		if (ret != 0)
226*4882a593Smuzhiyun 		{
227*4882a593Smuzhiyun 		    post_log ("Error at three test %d !\n", i);
228*4882a593Smuzhiyun 		}
229*4882a593Smuzhiyun 	    }
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun     }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun     if (flag)
234*4882a593Smuzhiyun 	enable_interrupts();
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun     return ret;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #endif
240