1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2002
3*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun * CPU test
12*4882a593Smuzhiyun * Store instructions: stb(x)(u), sth(x)(u), stw(x)(u)
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * All operations are performed on a 16-byte array. The array
15*4882a593Smuzhiyun * is 4-byte aligned. The base register points to offset 8.
16*4882a593Smuzhiyun * The immediate offset (index register) ranges in [-8 ... +7].
17*4882a593Smuzhiyun * The test cases are composed so that they do not
18*4882a593Smuzhiyun * cause alignment exceptions.
19*4882a593Smuzhiyun * The test contains a pre-built table describing all test cases.
20*4882a593Smuzhiyun * The table entry contains:
21*4882a593Smuzhiyun * the instruction opcode, the value of the index register and
22*4882a593Smuzhiyun * the value of the source register. After executing the
23*4882a593Smuzhiyun * instruction, the test verifies the contents of the array
24*4882a593Smuzhiyun * and the value of the base register (it must change for "store
25*4882a593Smuzhiyun * with update" instructions).
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <post.h>
29*4882a593Smuzhiyun #include "cpu_asm.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #if CONFIG_POST & CONFIG_SYS_POST_CPU
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun extern void cpu_post_exec_12w (ulong *code, ulong *op1, ulong op2, ulong op3);
34*4882a593Smuzhiyun extern void cpu_post_exec_11w (ulong *code, ulong *op1, ulong op2);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static struct cpu_post_store_s
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun ulong cmd;
39*4882a593Smuzhiyun uint width;
40*4882a593Smuzhiyun int update;
41*4882a593Smuzhiyun int index;
42*4882a593Smuzhiyun ulong offset;
43*4882a593Smuzhiyun ulong value;
44*4882a593Smuzhiyun } cpu_post_store_table[] =
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun OP_STW,
48*4882a593Smuzhiyun 4,
49*4882a593Smuzhiyun 0,
50*4882a593Smuzhiyun 0,
51*4882a593Smuzhiyun -4,
52*4882a593Smuzhiyun 0xff00ff00
53*4882a593Smuzhiyun },
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun OP_STH,
56*4882a593Smuzhiyun 2,
57*4882a593Smuzhiyun 0,
58*4882a593Smuzhiyun 0,
59*4882a593Smuzhiyun -2,
60*4882a593Smuzhiyun 0xff00
61*4882a593Smuzhiyun },
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun OP_STB,
64*4882a593Smuzhiyun 1,
65*4882a593Smuzhiyun 0,
66*4882a593Smuzhiyun 0,
67*4882a593Smuzhiyun -1,
68*4882a593Smuzhiyun 0xff
69*4882a593Smuzhiyun },
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun OP_STWU,
72*4882a593Smuzhiyun 4,
73*4882a593Smuzhiyun 1,
74*4882a593Smuzhiyun 0,
75*4882a593Smuzhiyun -4,
76*4882a593Smuzhiyun 0xff00ff00
77*4882a593Smuzhiyun },
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun OP_STHU,
80*4882a593Smuzhiyun 2,
81*4882a593Smuzhiyun 1,
82*4882a593Smuzhiyun 0,
83*4882a593Smuzhiyun -2,
84*4882a593Smuzhiyun 0xff00
85*4882a593Smuzhiyun },
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun OP_STBU,
88*4882a593Smuzhiyun 1,
89*4882a593Smuzhiyun 1,
90*4882a593Smuzhiyun 0,
91*4882a593Smuzhiyun -1,
92*4882a593Smuzhiyun 0xff
93*4882a593Smuzhiyun },
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun OP_STWX,
96*4882a593Smuzhiyun 4,
97*4882a593Smuzhiyun 0,
98*4882a593Smuzhiyun 1,
99*4882a593Smuzhiyun -4,
100*4882a593Smuzhiyun 0xff00ff00
101*4882a593Smuzhiyun },
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun OP_STHX,
104*4882a593Smuzhiyun 2,
105*4882a593Smuzhiyun 0,
106*4882a593Smuzhiyun 1,
107*4882a593Smuzhiyun -2,
108*4882a593Smuzhiyun 0xff00
109*4882a593Smuzhiyun },
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun OP_STBX,
112*4882a593Smuzhiyun 1,
113*4882a593Smuzhiyun 0,
114*4882a593Smuzhiyun 1,
115*4882a593Smuzhiyun -1,
116*4882a593Smuzhiyun 0xff
117*4882a593Smuzhiyun },
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun OP_STWUX,
120*4882a593Smuzhiyun 4,
121*4882a593Smuzhiyun 1,
122*4882a593Smuzhiyun 1,
123*4882a593Smuzhiyun -4,
124*4882a593Smuzhiyun 0xff00ff00
125*4882a593Smuzhiyun },
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun OP_STHUX,
128*4882a593Smuzhiyun 2,
129*4882a593Smuzhiyun 1,
130*4882a593Smuzhiyun 1,
131*4882a593Smuzhiyun -2,
132*4882a593Smuzhiyun 0xff00
133*4882a593Smuzhiyun },
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun OP_STBUX,
136*4882a593Smuzhiyun 1,
137*4882a593Smuzhiyun 1,
138*4882a593Smuzhiyun 1,
139*4882a593Smuzhiyun -1,
140*4882a593Smuzhiyun 0xff
141*4882a593Smuzhiyun },
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun static unsigned int cpu_post_store_size = ARRAY_SIZE(cpu_post_store_table);
144*4882a593Smuzhiyun
cpu_post_test_store(void)145*4882a593Smuzhiyun int cpu_post_test_store (void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun int ret = 0;
148*4882a593Smuzhiyun unsigned int i;
149*4882a593Smuzhiyun int flag = disable_interrupts();
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun for (i = 0; i < cpu_post_store_size && ret == 0; i++)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct cpu_post_store_s *test = cpu_post_store_table + i;
154*4882a593Smuzhiyun uchar data[16] =
155*4882a593Smuzhiyun { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 };
156*4882a593Smuzhiyun ulong base0 = (ulong) (data + 8);
157*4882a593Smuzhiyun ulong base = base0;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (test->index)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun ulong code[] =
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun ASM_12(test->cmd, 5, 3, 4),
164*4882a593Smuzhiyun ASM_BLR,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun cpu_post_exec_12w (code, &base, test->offset, test->value);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun else
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun ulong code[] =
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun ASM_11I(test->cmd, 4, 3, test->offset),
174*4882a593Smuzhiyun ASM_BLR,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun cpu_post_exec_11w (code, &base, test->value);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (ret == 0)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun if (test->update)
183*4882a593Smuzhiyun ret = base == base0 + test->offset ? 0 : -1;
184*4882a593Smuzhiyun else
185*4882a593Smuzhiyun ret = base == base0 ? 0 : -1;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (ret == 0)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun switch (test->width)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun case 1:
193*4882a593Smuzhiyun ret = *(uchar *)(base0 + test->offset) == test->value ?
194*4882a593Smuzhiyun 0 : -1;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case 2:
197*4882a593Smuzhiyun ret = *(ushort *)(base0 + test->offset) == test->value ?
198*4882a593Smuzhiyun 0 : -1;
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun case 4:
201*4882a593Smuzhiyun ret = *(ulong *)(base0 + test->offset) == test->value ?
202*4882a593Smuzhiyun 0 : -1;
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (ret != 0)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun post_log ("Error at store test %d !\n", i);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (flag)
214*4882a593Smuzhiyun enable_interrupts();
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return ret;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #endif
220