xref: /OK3568_Linux_fs/u-boot/post/lib_powerpc/rlwnm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2002
3*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * CPU test
12*4882a593Smuzhiyun  * Shift instructions:		rlwnm
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The test contains a pre-built table of instructions, operands and
15*4882a593Smuzhiyun  * expected results. For each table entry, the test will cyclically use
16*4882a593Smuzhiyun  * different sets of operand registers and result registers.
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <post.h>
20*4882a593Smuzhiyun #include "cpu_asm.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #if CONFIG_POST & CONFIG_SYS_POST_CPU
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun extern void cpu_post_exec_22 (ulong *code, ulong *cr, ulong *res, ulong op1,
25*4882a593Smuzhiyun     ulong op2);
26*4882a593Smuzhiyun extern ulong cpu_post_makecr (long v);
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static struct cpu_post_rlwnm_s
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun     ulong cmd;
31*4882a593Smuzhiyun     ulong op1;
32*4882a593Smuzhiyun     ulong op2;
33*4882a593Smuzhiyun     uchar mb;
34*4882a593Smuzhiyun     uchar me;
35*4882a593Smuzhiyun     ulong res;
36*4882a593Smuzhiyun } cpu_post_rlwnm_table[] =
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun    {
39*4882a593Smuzhiyun 	OP_RLWNM,
40*4882a593Smuzhiyun 	0xffff0000,
41*4882a593Smuzhiyun 	24,
42*4882a593Smuzhiyun 	16,
43*4882a593Smuzhiyun 	23,
44*4882a593Smuzhiyun 	0x0000ff00
45*4882a593Smuzhiyun    },
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun static unsigned int cpu_post_rlwnm_size = ARRAY_SIZE(cpu_post_rlwnm_table);
48*4882a593Smuzhiyun 
cpu_post_test_rlwnm(void)49*4882a593Smuzhiyun int cpu_post_test_rlwnm (void)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun     int ret = 0;
52*4882a593Smuzhiyun     unsigned int i, reg;
53*4882a593Smuzhiyun     int flag = disable_interrupts();
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun     for (i = 0; i < cpu_post_rlwnm_size && ret == 0; i++)
56*4882a593Smuzhiyun     {
57*4882a593Smuzhiyun 	struct cpu_post_rlwnm_s *test = cpu_post_rlwnm_table + i;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	for (reg = 0; reg < 32 && ret == 0; reg++)
60*4882a593Smuzhiyun 	{
61*4882a593Smuzhiyun 	    unsigned int reg0 = (reg + 0) % 32;
62*4882a593Smuzhiyun 	    unsigned int reg1 = (reg + 1) % 32;
63*4882a593Smuzhiyun 	    unsigned int reg2 = (reg + 2) % 32;
64*4882a593Smuzhiyun 	    unsigned int stk = reg < 16 ? 31 : 15;
65*4882a593Smuzhiyun 	    unsigned long code[] =
66*4882a593Smuzhiyun 	    {
67*4882a593Smuzhiyun 		ASM_STW(stk, 1, -4),
68*4882a593Smuzhiyun 		ASM_ADDI(stk, 1, -24),
69*4882a593Smuzhiyun 		ASM_STW(3, stk, 12),
70*4882a593Smuzhiyun 		ASM_STW(4, stk, 16),
71*4882a593Smuzhiyun 		ASM_STW(reg0, stk, 8),
72*4882a593Smuzhiyun 		ASM_STW(reg1, stk, 4),
73*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 0),
74*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 12),
75*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 16),
76*4882a593Smuzhiyun 		ASM_122(test->cmd, reg2, reg1, reg0, test->mb, test->me),
77*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 12),
78*4882a593Smuzhiyun 		ASM_LWZ(reg2, stk, 0),
79*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 4),
80*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 8),
81*4882a593Smuzhiyun 		ASM_LWZ(3, stk, 12),
82*4882a593Smuzhiyun 		ASM_ADDI(1, stk, 24),
83*4882a593Smuzhiyun 		ASM_LWZ(stk, 1, -4),
84*4882a593Smuzhiyun 		ASM_BLR,
85*4882a593Smuzhiyun 	    };
86*4882a593Smuzhiyun 	    unsigned long codecr[] =
87*4882a593Smuzhiyun 	    {
88*4882a593Smuzhiyun 		ASM_STW(stk, 1, -4),
89*4882a593Smuzhiyun 		ASM_ADDI(stk, 1, -24),
90*4882a593Smuzhiyun 		ASM_STW(3, stk, 12),
91*4882a593Smuzhiyun 		ASM_STW(4, stk, 16),
92*4882a593Smuzhiyun 		ASM_STW(reg0, stk, 8),
93*4882a593Smuzhiyun 		ASM_STW(reg1, stk, 4),
94*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 0),
95*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 12),
96*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 16),
97*4882a593Smuzhiyun 		ASM_122(test->cmd, reg2, reg1, reg0, test->mb, test->me) |
98*4882a593Smuzhiyun 		    BIT_C,
99*4882a593Smuzhiyun 		ASM_STW(reg2, stk, 12),
100*4882a593Smuzhiyun 		ASM_LWZ(reg2, stk, 0),
101*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 4),
102*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 8),
103*4882a593Smuzhiyun 		ASM_LWZ(3, stk, 12),
104*4882a593Smuzhiyun 		ASM_ADDI(1, stk, 24),
105*4882a593Smuzhiyun 		ASM_LWZ(stk, 1, -4),
106*4882a593Smuzhiyun 		ASM_BLR,
107*4882a593Smuzhiyun 	    };
108*4882a593Smuzhiyun 	    ulong res;
109*4882a593Smuzhiyun 	    ulong cr;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	    if (ret == 0)
112*4882a593Smuzhiyun 	    {
113*4882a593Smuzhiyun 		cr = 0;
114*4882a593Smuzhiyun 		cpu_post_exec_22 (code, & cr, & res, test->op1, test->op2);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 		ret = res == test->res && cr == 0 ? 0 : -1;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 		if (ret != 0)
119*4882a593Smuzhiyun 		{
120*4882a593Smuzhiyun 		    post_log ("Error at rlwnm test %d !\n", i);
121*4882a593Smuzhiyun 		}
122*4882a593Smuzhiyun 	    }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	    if (ret == 0)
125*4882a593Smuzhiyun 	    {
126*4882a593Smuzhiyun 		cpu_post_exec_22 (codecr, & cr, & res, test->op1, test->op2);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 		ret = res == test->res &&
129*4882a593Smuzhiyun 		      (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		if (ret != 0)
132*4882a593Smuzhiyun 		{
133*4882a593Smuzhiyun 		    post_log ("Error at rlwnm test %d !\n", i);
134*4882a593Smuzhiyun 		}
135*4882a593Smuzhiyun 	    }
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun     }
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun     if (flag)
140*4882a593Smuzhiyun 	enable_interrupts();
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun     return ret;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #endif
146