xref: /OK3568_Linux_fs/u-boot/post/lib_powerpc/rlwinm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2002
3*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * CPU test
12*4882a593Smuzhiyun  * Shift instructions:		rlwinm
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The test contains a pre-built table of instructions, operands and
15*4882a593Smuzhiyun  * expected results. For each table entry, the test will cyclically use
16*4882a593Smuzhiyun  * different sets of operand registers and result registers.
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <post.h>
20*4882a593Smuzhiyun #include "cpu_asm.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #if CONFIG_POST & CONFIG_SYS_POST_CPU
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun extern void cpu_post_exec_21 (ulong *code, ulong *cr, ulong *res, ulong op1);
25*4882a593Smuzhiyun extern ulong cpu_post_makecr (long v);
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static struct cpu_post_rlwinm_s
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun     ulong cmd;
30*4882a593Smuzhiyun     ulong op1;
31*4882a593Smuzhiyun     uchar op2;
32*4882a593Smuzhiyun     uchar mb;
33*4882a593Smuzhiyun     uchar me;
34*4882a593Smuzhiyun     ulong res;
35*4882a593Smuzhiyun } cpu_post_rlwinm_table[] =
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun    {
38*4882a593Smuzhiyun 	OP_RLWINM,
39*4882a593Smuzhiyun 	0xffff0000,
40*4882a593Smuzhiyun 	24,
41*4882a593Smuzhiyun 	16,
42*4882a593Smuzhiyun 	23,
43*4882a593Smuzhiyun 	0x0000ff00
44*4882a593Smuzhiyun    },
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun static unsigned int cpu_post_rlwinm_size = ARRAY_SIZE(cpu_post_rlwinm_table);
47*4882a593Smuzhiyun 
cpu_post_test_rlwinm(void)48*4882a593Smuzhiyun int cpu_post_test_rlwinm (void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun     int ret = 0;
51*4882a593Smuzhiyun     unsigned int i, reg;
52*4882a593Smuzhiyun     int flag = disable_interrupts();
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun     for (i = 0; i < cpu_post_rlwinm_size && ret == 0; i++)
55*4882a593Smuzhiyun     {
56*4882a593Smuzhiyun 	struct cpu_post_rlwinm_s *test = cpu_post_rlwinm_table + i;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	for (reg = 0; reg < 32 && ret == 0; reg++)
59*4882a593Smuzhiyun 	{
60*4882a593Smuzhiyun 	    unsigned int reg0 = (reg + 0) % 32;
61*4882a593Smuzhiyun 	    unsigned int reg1 = (reg + 1) % 32;
62*4882a593Smuzhiyun 	    unsigned int stk = reg < 16 ? 31 : 15;
63*4882a593Smuzhiyun 	    unsigned long code[] =
64*4882a593Smuzhiyun 	    {
65*4882a593Smuzhiyun 		ASM_STW(stk, 1, -4),
66*4882a593Smuzhiyun 		ASM_ADDI(stk, 1, -16),
67*4882a593Smuzhiyun 		ASM_STW(3, stk, 8),
68*4882a593Smuzhiyun 		ASM_STW(reg0, stk, 4),
69*4882a593Smuzhiyun 		ASM_STW(reg1, stk, 0),
70*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 8),
71*4882a593Smuzhiyun 		ASM_113(test->cmd, reg1, reg0, test->op2, test->mb, test->me),
72*4882a593Smuzhiyun 		ASM_STW(reg1, stk, 8),
73*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 0),
74*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 4),
75*4882a593Smuzhiyun 		ASM_LWZ(3, stk, 8),
76*4882a593Smuzhiyun 		ASM_ADDI(1, stk, 16),
77*4882a593Smuzhiyun 		ASM_LWZ(stk, 1, -4),
78*4882a593Smuzhiyun 		ASM_BLR,
79*4882a593Smuzhiyun 	    };
80*4882a593Smuzhiyun 	    unsigned long codecr[] =
81*4882a593Smuzhiyun 	    {
82*4882a593Smuzhiyun 		ASM_STW(stk, 1, -4),
83*4882a593Smuzhiyun 		ASM_ADDI(stk, 1, -16),
84*4882a593Smuzhiyun 		ASM_STW(3, stk, 8),
85*4882a593Smuzhiyun 		ASM_STW(reg0, stk, 4),
86*4882a593Smuzhiyun 		ASM_STW(reg1, stk, 0),
87*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 8),
88*4882a593Smuzhiyun 		ASM_113(test->cmd, reg1, reg0, test->op2, test->mb,
89*4882a593Smuzhiyun 		    test->me) | BIT_C,
90*4882a593Smuzhiyun 		ASM_STW(reg1, stk, 8),
91*4882a593Smuzhiyun 		ASM_LWZ(reg1, stk, 0),
92*4882a593Smuzhiyun 		ASM_LWZ(reg0, stk, 4),
93*4882a593Smuzhiyun 		ASM_LWZ(3, stk, 8),
94*4882a593Smuzhiyun 		ASM_ADDI(1, stk, 16),
95*4882a593Smuzhiyun 		ASM_LWZ(stk, 1, -4),
96*4882a593Smuzhiyun 		ASM_BLR,
97*4882a593Smuzhiyun 	    };
98*4882a593Smuzhiyun 	    ulong res;
99*4882a593Smuzhiyun 	    ulong cr;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	    if (ret == 0)
102*4882a593Smuzhiyun 	    {
103*4882a593Smuzhiyun 		cr = 0;
104*4882a593Smuzhiyun 		cpu_post_exec_21 (code, & cr, & res, test->op1);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 		ret = res == test->res && cr == 0 ? 0 : -1;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		if (ret != 0)
109*4882a593Smuzhiyun 		{
110*4882a593Smuzhiyun 		    post_log ("Error at rlwinm test %d !\n", i);
111*4882a593Smuzhiyun 		}
112*4882a593Smuzhiyun 	    }
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	    if (ret == 0)
115*4882a593Smuzhiyun 	    {
116*4882a593Smuzhiyun 		cpu_post_exec_21 (codecr, & cr, & res, test->op1);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 		ret = res == test->res &&
119*4882a593Smuzhiyun 		      (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		if (ret != 0)
122*4882a593Smuzhiyun 		{
123*4882a593Smuzhiyun 		    post_log ("Error at rlwinm test %d !\n", i);
124*4882a593Smuzhiyun 		}
125*4882a593Smuzhiyun 	    }
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun     }
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun     if (flag)
130*4882a593Smuzhiyun 	enable_interrupts();
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun     return ret;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #endif
136