1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2002
3*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun * CPU test
12*4882a593Smuzhiyun * Load instructions: lbz(x)(u), lhz(x)(u), lha(x)(u), lwz(x)(u)
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * All operations are performed on a 16-byte array. The array
15*4882a593Smuzhiyun * is 4-byte aligned. The base register points to offset 8.
16*4882a593Smuzhiyun * The immediate offset (index register) ranges in [-8 ... +7].
17*4882a593Smuzhiyun * The test cases are composed so that they do not
18*4882a593Smuzhiyun * cause alignment exceptions.
19*4882a593Smuzhiyun * The test contains a pre-built table describing all test cases.
20*4882a593Smuzhiyun * The table entry contains:
21*4882a593Smuzhiyun * the instruction opcode, the array contents, the value of the index
22*4882a593Smuzhiyun * register and the expected value of the destination register.
23*4882a593Smuzhiyun * After executing the instruction, the test verifies the
24*4882a593Smuzhiyun * value of the destination register and the value of the base
25*4882a593Smuzhiyun * register (it must change for "load with update" instructions).
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <post.h>
29*4882a593Smuzhiyun #include "cpu_asm.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #if CONFIG_POST & CONFIG_SYS_POST_CPU
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun extern void cpu_post_exec_22w (ulong *code, ulong *op1, ulong op2, ulong *op3);
34*4882a593Smuzhiyun extern void cpu_post_exec_21w (ulong *code, ulong *op1, ulong *op2);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static struct cpu_post_load_s
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun ulong cmd;
39*4882a593Smuzhiyun uint width;
40*4882a593Smuzhiyun int update;
41*4882a593Smuzhiyun int index;
42*4882a593Smuzhiyun ulong offset;
43*4882a593Smuzhiyun } cpu_post_load_table[] =
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun OP_LWZ,
47*4882a593Smuzhiyun 4,
48*4882a593Smuzhiyun 0,
49*4882a593Smuzhiyun 0,
50*4882a593Smuzhiyun 4
51*4882a593Smuzhiyun },
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun OP_LHA,
54*4882a593Smuzhiyun 3,
55*4882a593Smuzhiyun 0,
56*4882a593Smuzhiyun 0,
57*4882a593Smuzhiyun 2
58*4882a593Smuzhiyun },
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun OP_LHZ,
61*4882a593Smuzhiyun 2,
62*4882a593Smuzhiyun 0,
63*4882a593Smuzhiyun 0,
64*4882a593Smuzhiyun 2
65*4882a593Smuzhiyun },
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun OP_LBZ,
68*4882a593Smuzhiyun 1,
69*4882a593Smuzhiyun 0,
70*4882a593Smuzhiyun 0,
71*4882a593Smuzhiyun 1
72*4882a593Smuzhiyun },
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun OP_LWZU,
75*4882a593Smuzhiyun 4,
76*4882a593Smuzhiyun 1,
77*4882a593Smuzhiyun 0,
78*4882a593Smuzhiyun 4
79*4882a593Smuzhiyun },
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun OP_LHAU,
82*4882a593Smuzhiyun 3,
83*4882a593Smuzhiyun 1,
84*4882a593Smuzhiyun 0,
85*4882a593Smuzhiyun 2
86*4882a593Smuzhiyun },
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun OP_LHZU,
89*4882a593Smuzhiyun 2,
90*4882a593Smuzhiyun 1,
91*4882a593Smuzhiyun 0,
92*4882a593Smuzhiyun 2
93*4882a593Smuzhiyun },
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun OP_LBZU,
96*4882a593Smuzhiyun 1,
97*4882a593Smuzhiyun 1,
98*4882a593Smuzhiyun 0,
99*4882a593Smuzhiyun 1
100*4882a593Smuzhiyun },
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun OP_LWZX,
103*4882a593Smuzhiyun 4,
104*4882a593Smuzhiyun 0,
105*4882a593Smuzhiyun 1,
106*4882a593Smuzhiyun 4
107*4882a593Smuzhiyun },
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun OP_LHAX,
110*4882a593Smuzhiyun 3,
111*4882a593Smuzhiyun 0,
112*4882a593Smuzhiyun 1,
113*4882a593Smuzhiyun 2
114*4882a593Smuzhiyun },
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun OP_LHZX,
117*4882a593Smuzhiyun 2,
118*4882a593Smuzhiyun 0,
119*4882a593Smuzhiyun 1,
120*4882a593Smuzhiyun 2
121*4882a593Smuzhiyun },
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun OP_LBZX,
124*4882a593Smuzhiyun 1,
125*4882a593Smuzhiyun 0,
126*4882a593Smuzhiyun 1,
127*4882a593Smuzhiyun 1
128*4882a593Smuzhiyun },
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun OP_LWZUX,
131*4882a593Smuzhiyun 4,
132*4882a593Smuzhiyun 1,
133*4882a593Smuzhiyun 1,
134*4882a593Smuzhiyun 4
135*4882a593Smuzhiyun },
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun OP_LHAUX,
138*4882a593Smuzhiyun 3,
139*4882a593Smuzhiyun 1,
140*4882a593Smuzhiyun 1,
141*4882a593Smuzhiyun 2
142*4882a593Smuzhiyun },
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun OP_LHZUX,
145*4882a593Smuzhiyun 2,
146*4882a593Smuzhiyun 1,
147*4882a593Smuzhiyun 1,
148*4882a593Smuzhiyun 2
149*4882a593Smuzhiyun },
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun OP_LBZUX,
152*4882a593Smuzhiyun 1,
153*4882a593Smuzhiyun 1,
154*4882a593Smuzhiyun 1,
155*4882a593Smuzhiyun 1
156*4882a593Smuzhiyun },
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun static unsigned int cpu_post_load_size = ARRAY_SIZE(cpu_post_load_table);
159*4882a593Smuzhiyun
cpu_post_test_load(void)160*4882a593Smuzhiyun int cpu_post_test_load (void)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun int ret = 0;
163*4882a593Smuzhiyun unsigned int i;
164*4882a593Smuzhiyun int flag = disable_interrupts();
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun for (i = 0; i < cpu_post_load_size && ret == 0; i++)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct cpu_post_load_s *test = cpu_post_load_table + i;
169*4882a593Smuzhiyun uchar data[16] =
170*4882a593Smuzhiyun { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 };
171*4882a593Smuzhiyun ulong base0 = (ulong) (data + 8);
172*4882a593Smuzhiyun ulong base = base0;
173*4882a593Smuzhiyun ulong value;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (test->index)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun ulong code[] =
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun ASM_12(test->cmd, 5, 3, 4),
180*4882a593Smuzhiyun ASM_BLR,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun cpu_post_exec_22w (code, &base, test->offset, &value);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun else
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun ulong code[] =
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun ASM_11I(test->cmd, 4, 3, test->offset),
190*4882a593Smuzhiyun ASM_BLR,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun cpu_post_exec_21w (code, &base, &value);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (ret == 0)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun if (test->update)
199*4882a593Smuzhiyun ret = base == base0 + test->offset ? 0 : -1;
200*4882a593Smuzhiyun else
201*4882a593Smuzhiyun ret = base == base0 ? 0 : -1;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (ret == 0)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun switch (test->width)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun case 1:
209*4882a593Smuzhiyun ret = *(uchar *)(base0 + test->offset) == value ?
210*4882a593Smuzhiyun 0 : -1;
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun case 2:
213*4882a593Smuzhiyun ret = *(ushort *)(base0 + test->offset) == value ?
214*4882a593Smuzhiyun 0 : -1;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun case 3:
217*4882a593Smuzhiyun ret = *(short *)(base0 + test->offset) == value ?
218*4882a593Smuzhiyun 0 : -1;
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun case 4:
221*4882a593Smuzhiyun ret = *(ulong *)(base0 + test->offset) == value ?
222*4882a593Smuzhiyun 0 : -1;
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (ret != 0)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun post_log ("Error at load test %d !\n", i);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (flag)
234*4882a593Smuzhiyun enable_interrupts();
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return ret;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #endif
240