1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2002
3*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun * CPU test
12*4882a593Smuzhiyun * Condition register istructions: mtcr, mfcr, mcrxr,
13*4882a593Smuzhiyun * crand, crandc, cror, crorc, crxor,
14*4882a593Smuzhiyun * crnand, crnor, creqv, mcrf
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * The mtcrf/mfcr instructions is tested by loading different
17*4882a593Smuzhiyun * values into the condition register (mtcrf), moving its value
18*4882a593Smuzhiyun * to a general-purpose register (mfcr) and comparing this value
19*4882a593Smuzhiyun * with the expected one.
20*4882a593Smuzhiyun * The mcrxr instruction is tested by loading a fixed value
21*4882a593Smuzhiyun * into the XER register (mtspr), moving XER value to the
22*4882a593Smuzhiyun * condition register (mcrxr), moving it to a general-purpose
23*4882a593Smuzhiyun * register (mfcr) and comparing the value of this register with
24*4882a593Smuzhiyun * the expected one.
25*4882a593Smuzhiyun * The rest of instructions is tested by loading a fixed
26*4882a593Smuzhiyun * value into the condition register (mtcrf), executing each
27*4882a593Smuzhiyun * instruction several times to modify all 4-bit condition
28*4882a593Smuzhiyun * fields, moving the value of the conditional register to a
29*4882a593Smuzhiyun * general-purpose register (mfcr) and comparing it with the
30*4882a593Smuzhiyun * expected one.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <post.h>
34*4882a593Smuzhiyun #include "cpu_asm.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #if CONFIG_POST & CONFIG_SYS_POST_CPU
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun extern void cpu_post_exec_11 (ulong *code, ulong *res, ulong op1);
39*4882a593Smuzhiyun extern void cpu_post_exec_21x (ulong *code, ulong *op1, ulong *op2, ulong op3);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static ulong cpu_post_cr_table1[] =
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 0xaaaaaaaa,
44*4882a593Smuzhiyun 0x55555555,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun static unsigned int cpu_post_cr_size1 = ARRAY_SIZE(cpu_post_cr_table1);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static struct cpu_post_cr_s2 {
49*4882a593Smuzhiyun ulong xer;
50*4882a593Smuzhiyun ulong cr;
51*4882a593Smuzhiyun } cpu_post_cr_table2[] =
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 0xa0000000,
55*4882a593Smuzhiyun 1
56*4882a593Smuzhiyun },
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 0x40000000,
59*4882a593Smuzhiyun 5
60*4882a593Smuzhiyun },
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun static unsigned int cpu_post_cr_size2 = ARRAY_SIZE(cpu_post_cr_table2);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct cpu_post_cr_s3 {
65*4882a593Smuzhiyun ulong cr;
66*4882a593Smuzhiyun ulong cs;
67*4882a593Smuzhiyun ulong cd;
68*4882a593Smuzhiyun ulong res;
69*4882a593Smuzhiyun } cpu_post_cr_table3[] =
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 0x01234567,
73*4882a593Smuzhiyun 0,
74*4882a593Smuzhiyun 4,
75*4882a593Smuzhiyun 0x01230567
76*4882a593Smuzhiyun },
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 0x01234567,
79*4882a593Smuzhiyun 7,
80*4882a593Smuzhiyun 0,
81*4882a593Smuzhiyun 0x71234567
82*4882a593Smuzhiyun },
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun static unsigned int cpu_post_cr_size3 = ARRAY_SIZE(cpu_post_cr_table3);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static struct cpu_post_cr_s4 {
87*4882a593Smuzhiyun ulong cmd;
88*4882a593Smuzhiyun ulong cr;
89*4882a593Smuzhiyun ulong op1;
90*4882a593Smuzhiyun ulong op2;
91*4882a593Smuzhiyun ulong op3;
92*4882a593Smuzhiyun ulong res;
93*4882a593Smuzhiyun } cpu_post_cr_table4[] =
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun OP_CRAND,
97*4882a593Smuzhiyun 0x0000ffff,
98*4882a593Smuzhiyun 0,
99*4882a593Smuzhiyun 16,
100*4882a593Smuzhiyun 0,
101*4882a593Smuzhiyun 0x0000ffff
102*4882a593Smuzhiyun },
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun OP_CRAND,
105*4882a593Smuzhiyun 0x0000ffff,
106*4882a593Smuzhiyun 16,
107*4882a593Smuzhiyun 17,
108*4882a593Smuzhiyun 0,
109*4882a593Smuzhiyun 0x8000ffff
110*4882a593Smuzhiyun },
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun OP_CRANDC,
113*4882a593Smuzhiyun 0x0000ffff,
114*4882a593Smuzhiyun 0,
115*4882a593Smuzhiyun 16,
116*4882a593Smuzhiyun 0,
117*4882a593Smuzhiyun 0x0000ffff
118*4882a593Smuzhiyun },
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun OP_CRANDC,
121*4882a593Smuzhiyun 0x0000ffff,
122*4882a593Smuzhiyun 16,
123*4882a593Smuzhiyun 0,
124*4882a593Smuzhiyun 0,
125*4882a593Smuzhiyun 0x8000ffff
126*4882a593Smuzhiyun },
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun OP_CROR,
129*4882a593Smuzhiyun 0x0000ffff,
130*4882a593Smuzhiyun 0,
131*4882a593Smuzhiyun 16,
132*4882a593Smuzhiyun 0,
133*4882a593Smuzhiyun 0x8000ffff
134*4882a593Smuzhiyun },
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun OP_CROR,
137*4882a593Smuzhiyun 0x0000ffff,
138*4882a593Smuzhiyun 0,
139*4882a593Smuzhiyun 1,
140*4882a593Smuzhiyun 0,
141*4882a593Smuzhiyun 0x0000ffff
142*4882a593Smuzhiyun },
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun OP_CRORC,
145*4882a593Smuzhiyun 0x0000ffff,
146*4882a593Smuzhiyun 0,
147*4882a593Smuzhiyun 16,
148*4882a593Smuzhiyun 0,
149*4882a593Smuzhiyun 0x0000ffff
150*4882a593Smuzhiyun },
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun OP_CRORC,
153*4882a593Smuzhiyun 0x0000ffff,
154*4882a593Smuzhiyun 0,
155*4882a593Smuzhiyun 0,
156*4882a593Smuzhiyun 0,
157*4882a593Smuzhiyun 0x8000ffff
158*4882a593Smuzhiyun },
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun OP_CRXOR,
161*4882a593Smuzhiyun 0x0000ffff,
162*4882a593Smuzhiyun 0,
163*4882a593Smuzhiyun 0,
164*4882a593Smuzhiyun 0,
165*4882a593Smuzhiyun 0x0000ffff
166*4882a593Smuzhiyun },
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun OP_CRXOR,
169*4882a593Smuzhiyun 0x0000ffff,
170*4882a593Smuzhiyun 0,
171*4882a593Smuzhiyun 16,
172*4882a593Smuzhiyun 0,
173*4882a593Smuzhiyun 0x8000ffff
174*4882a593Smuzhiyun },
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun OP_CRNAND,
177*4882a593Smuzhiyun 0x0000ffff,
178*4882a593Smuzhiyun 0,
179*4882a593Smuzhiyun 16,
180*4882a593Smuzhiyun 0,
181*4882a593Smuzhiyun 0x8000ffff
182*4882a593Smuzhiyun },
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun OP_CRNAND,
185*4882a593Smuzhiyun 0x0000ffff,
186*4882a593Smuzhiyun 16,
187*4882a593Smuzhiyun 17,
188*4882a593Smuzhiyun 0,
189*4882a593Smuzhiyun 0x0000ffff
190*4882a593Smuzhiyun },
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun OP_CRNOR,
193*4882a593Smuzhiyun 0x0000ffff,
194*4882a593Smuzhiyun 0,
195*4882a593Smuzhiyun 16,
196*4882a593Smuzhiyun 0,
197*4882a593Smuzhiyun 0x0000ffff
198*4882a593Smuzhiyun },
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun OP_CRNOR,
201*4882a593Smuzhiyun 0x0000ffff,
202*4882a593Smuzhiyun 0,
203*4882a593Smuzhiyun 1,
204*4882a593Smuzhiyun 0,
205*4882a593Smuzhiyun 0x8000ffff
206*4882a593Smuzhiyun },
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun OP_CREQV,
209*4882a593Smuzhiyun 0x0000ffff,
210*4882a593Smuzhiyun 0,
211*4882a593Smuzhiyun 0,
212*4882a593Smuzhiyun 0,
213*4882a593Smuzhiyun 0x8000ffff
214*4882a593Smuzhiyun },
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun OP_CREQV,
217*4882a593Smuzhiyun 0x0000ffff,
218*4882a593Smuzhiyun 0,
219*4882a593Smuzhiyun 16,
220*4882a593Smuzhiyun 0,
221*4882a593Smuzhiyun 0x0000ffff
222*4882a593Smuzhiyun },
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun static unsigned int cpu_post_cr_size4 = ARRAY_SIZE(cpu_post_cr_table4);
225*4882a593Smuzhiyun
cpu_post_test_cr(void)226*4882a593Smuzhiyun int cpu_post_test_cr (void)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun int ret = 0;
229*4882a593Smuzhiyun unsigned int i;
230*4882a593Smuzhiyun unsigned long cr_sav;
231*4882a593Smuzhiyun int flag = disable_interrupts();
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun asm ( "mfcr %0" : "=r" (cr_sav) : );
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun for (i = 0; i < cpu_post_cr_size1 && ret == 0; i++)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun ulong cr = cpu_post_cr_table1[i];
238*4882a593Smuzhiyun ulong res;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun unsigned long code[] =
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun ASM_MTCR(3),
243*4882a593Smuzhiyun ASM_MFCR(3),
244*4882a593Smuzhiyun ASM_BLR,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun cpu_post_exec_11 (code, &res, cr);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun ret = res == cr ? 0 : -1;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (ret != 0)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun post_log ("Error at cr1 test %d !\n", i);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun for (i = 0; i < cpu_post_cr_size2 && ret == 0; i++)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct cpu_post_cr_s2 *test = cpu_post_cr_table2 + i;
260*4882a593Smuzhiyun ulong res;
261*4882a593Smuzhiyun ulong xer;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun unsigned long code[] =
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun ASM_MTXER(3),
266*4882a593Smuzhiyun ASM_MCRXR(test->cr),
267*4882a593Smuzhiyun ASM_MFCR(3),
268*4882a593Smuzhiyun ASM_MFXER(4),
269*4882a593Smuzhiyun ASM_BLR,
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun cpu_post_exec_21x (code, &res, &xer, test->xer);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun ret = xer == 0 && ((res << (4 * test->cr)) & 0xe0000000) == test->xer ?
275*4882a593Smuzhiyun 0 : -1;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (ret != 0)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun post_log ("Error at cr2 test %d !\n", i);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun for (i = 0; i < cpu_post_cr_size3 && ret == 0; i++)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun struct cpu_post_cr_s3 *test = cpu_post_cr_table3 + i;
286*4882a593Smuzhiyun ulong res;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun unsigned long code[] =
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun ASM_MTCR(3),
291*4882a593Smuzhiyun ASM_MCRF(test->cd, test->cs),
292*4882a593Smuzhiyun ASM_MFCR(3),
293*4882a593Smuzhiyun ASM_BLR,
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun cpu_post_exec_11 (code, &res, test->cr);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ret = res == test->res ? 0 : -1;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (ret != 0)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun post_log ("Error at cr3 test %d !\n", i);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun for (i = 0; i < cpu_post_cr_size4 && ret == 0; i++)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct cpu_post_cr_s4 *test = cpu_post_cr_table4 + i;
309*4882a593Smuzhiyun ulong res;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun unsigned long code[] =
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun ASM_MTCR(3),
314*4882a593Smuzhiyun ASM_12F(test->cmd, test->op3, test->op1, test->op2),
315*4882a593Smuzhiyun ASM_MFCR(3),
316*4882a593Smuzhiyun ASM_BLR,
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun cpu_post_exec_11 (code, &res, test->cr);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun ret = res == test->res ? 0 : -1;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (ret != 0)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun post_log ("Error at cr4 test %d !\n", i);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun asm ( "mtcr %0" : : "r" (cr_sav));
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (flag)
332*4882a593Smuzhiyun enable_interrupts();
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return ret;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #endif
338