xref: /OK3568_Linux_fs/u-boot/post/lib_powerpc/cpu_asm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2002
3*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #ifndef _CPU_ASM_H
8*4882a593Smuzhiyun #define _CPU_ASM_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define BIT_C				0x00000001
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define OP_BLR				0x4e800020
13*4882a593Smuzhiyun #define OP_EXTSB			0x7c000774
14*4882a593Smuzhiyun #define OP_EXTSH			0x7c000734
15*4882a593Smuzhiyun #define OP_NEG				0x7c0000d0
16*4882a593Smuzhiyun #define OP_CNTLZW			0x7c000034
17*4882a593Smuzhiyun #define OP_ADD				0x7c000214
18*4882a593Smuzhiyun #define OP_ADDC				0x7c000014
19*4882a593Smuzhiyun #define OP_ADDME			0x7c0001d4
20*4882a593Smuzhiyun #define OP_ADDZE			0x7c000194
21*4882a593Smuzhiyun #define OP_ADDE				0x7c000114
22*4882a593Smuzhiyun #define OP_ADDI				0x38000000
23*4882a593Smuzhiyun #define OP_SUBF				0x7c000050
24*4882a593Smuzhiyun #define OP_SUBFC			0x7c000010
25*4882a593Smuzhiyun #define OP_SUBFE			0x7c000110
26*4882a593Smuzhiyun #define OP_SUBFME			0x7c0001d0
27*4882a593Smuzhiyun #define OP_SUBFZE			0x7c000190
28*4882a593Smuzhiyun #define OP_MFCR				0x7c000026
29*4882a593Smuzhiyun #define OP_MTCR				0x7c0ff120
30*4882a593Smuzhiyun #define OP_MFXER			0x7c0102a6
31*4882a593Smuzhiyun #define OP_MTXER			0x7c0103a6
32*4882a593Smuzhiyun #define OP_MCRXR			0x7c000400
33*4882a593Smuzhiyun #define OP_MCRF				0x4c000000
34*4882a593Smuzhiyun #define OP_CRAND			0x4c000202
35*4882a593Smuzhiyun #define OP_CRANDC			0x4c000102
36*4882a593Smuzhiyun #define OP_CROR				0x4c000382
37*4882a593Smuzhiyun #define OP_CRORC			0x4c000342
38*4882a593Smuzhiyun #define OP_CRXOR			0x4c000182
39*4882a593Smuzhiyun #define OP_CRNAND			0x4c0001c2
40*4882a593Smuzhiyun #define OP_CRNOR			0x4c000042
41*4882a593Smuzhiyun #define OP_CREQV			0x4c000242
42*4882a593Smuzhiyun #define OP_CMPW				0x7c000000
43*4882a593Smuzhiyun #define OP_CMPLW			0x7c000040
44*4882a593Smuzhiyun #define OP_CMPWI			0x2c000000
45*4882a593Smuzhiyun #define OP_CMPLWI			0x28000000
46*4882a593Smuzhiyun #define OP_MULLW			0x7c0001d6
47*4882a593Smuzhiyun #define OP_MULHW			0x7c000096
48*4882a593Smuzhiyun #define OP_MULHWU			0x7c000016
49*4882a593Smuzhiyun #define OP_DIVW				0x7c0003d6
50*4882a593Smuzhiyun #define OP_DIVWU			0x7c000396
51*4882a593Smuzhiyun #define OP_OR				0x7c000378
52*4882a593Smuzhiyun #define OP_ORC				0x7c000338
53*4882a593Smuzhiyun #define OP_XOR				0x7c000278
54*4882a593Smuzhiyun #define OP_NAND				0x7c0003b8
55*4882a593Smuzhiyun #define OP_NOR				0x7c0000f8
56*4882a593Smuzhiyun #define OP_EQV				0x7c000238
57*4882a593Smuzhiyun #define OP_SLW				0x7c000030
58*4882a593Smuzhiyun #define OP_SRW				0x7c000430
59*4882a593Smuzhiyun #define OP_SRAW				0x7c000630
60*4882a593Smuzhiyun #define OP_ORI				0x60000000
61*4882a593Smuzhiyun #define OP_ORIS				0x64000000
62*4882a593Smuzhiyun #define OP_XORI				0x68000000
63*4882a593Smuzhiyun #define OP_XORIS			0x6c000000
64*4882a593Smuzhiyun #define OP_ANDI_			0x70000000
65*4882a593Smuzhiyun #define OP_ANDIS_			0x74000000
66*4882a593Smuzhiyun #define OP_SRAWI			0x7c000670
67*4882a593Smuzhiyun #define OP_RLWINM			0x54000000
68*4882a593Smuzhiyun #define OP_RLWNM			0x5c000000
69*4882a593Smuzhiyun #define OP_RLWIMI			0x50000000
70*4882a593Smuzhiyun #define OP_LWZ				0x80000000
71*4882a593Smuzhiyun #define OP_LHZ				0xa0000000
72*4882a593Smuzhiyun #define OP_LHA				0xa8000000
73*4882a593Smuzhiyun #define OP_LBZ				0x88000000
74*4882a593Smuzhiyun #define OP_LWZU				0x84000000
75*4882a593Smuzhiyun #define OP_LHZU				0xa4000000
76*4882a593Smuzhiyun #define OP_LHAU				0xac000000
77*4882a593Smuzhiyun #define OP_LBZU				0x8c000000
78*4882a593Smuzhiyun #define OP_LWZX				0x7c00002e
79*4882a593Smuzhiyun #define OP_LHZX				0x7c00022e
80*4882a593Smuzhiyun #define OP_LHAX				0x7c0002ae
81*4882a593Smuzhiyun #define OP_LBZX				0x7c0000ae
82*4882a593Smuzhiyun #define OP_LWZUX			0x7c00006e
83*4882a593Smuzhiyun #define OP_LHZUX			0x7c00026e
84*4882a593Smuzhiyun #define OP_LHAUX			0x7c0002ee
85*4882a593Smuzhiyun #define OP_LBZUX			0x7c0000ee
86*4882a593Smuzhiyun #define OP_STW				0x90000000
87*4882a593Smuzhiyun #define OP_STH				0xb0000000
88*4882a593Smuzhiyun #define OP_STB				0x98000000
89*4882a593Smuzhiyun #define OP_STWU				0x94000000
90*4882a593Smuzhiyun #define OP_STHU				0xb4000000
91*4882a593Smuzhiyun #define OP_STBU				0x9c000000
92*4882a593Smuzhiyun #define OP_STWX				0x7c00012e
93*4882a593Smuzhiyun #define OP_STHX				0x7c00032e
94*4882a593Smuzhiyun #define OP_STBX				0x7c0001ae
95*4882a593Smuzhiyun #define OP_STWUX			0x7c00016e
96*4882a593Smuzhiyun #define OP_STHUX			0x7c00036e
97*4882a593Smuzhiyun #define OP_STBUX			0x7c0001ee
98*4882a593Smuzhiyun #define OP_B				0x48000000
99*4882a593Smuzhiyun #define OP_BL				0x48000001
100*4882a593Smuzhiyun #define OP_BC				0x40000000
101*4882a593Smuzhiyun #define OP_BCL				0x40000001
102*4882a593Smuzhiyun #define OP_MTLR				0x7c0803a6
103*4882a593Smuzhiyun #define OP_MFLR				0x7c0802a6
104*4882a593Smuzhiyun #define OP_MTCTR			0x7c0903a6
105*4882a593Smuzhiyun #define OP_MFCTR			0x7c0902a6
106*4882a593Smuzhiyun #define OP_LMW				0xb8000000
107*4882a593Smuzhiyun #define OP_STMW				0xbc000000
108*4882a593Smuzhiyun #define OP_LSWI				0x7c0004aa
109*4882a593Smuzhiyun #define OP_LSWX				0x7c00042a
110*4882a593Smuzhiyun #define OP_STSWI			0x7c0005aa
111*4882a593Smuzhiyun #define OP_STSWX			0x7c00052a
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define ASM_0(opcode)			(opcode)
114*4882a593Smuzhiyun #define ASM_1(opcode, rd)		((opcode) +		\
115*4882a593Smuzhiyun 					 ((rd) << 21))
116*4882a593Smuzhiyun #define ASM_1C(opcode, cr)		((opcode) +		\
117*4882a593Smuzhiyun 					 ((cr) << 23))
118*4882a593Smuzhiyun #define ASM_11(opcode, rd, rs)		((opcode) +		\
119*4882a593Smuzhiyun 					 ((rd) << 21) +		\
120*4882a593Smuzhiyun 					 ((rs) << 16))
121*4882a593Smuzhiyun #define ASM_11C(opcode, cd, cs)		((opcode) +		\
122*4882a593Smuzhiyun 					 ((cd) << 23) +		\
123*4882a593Smuzhiyun 					 ((cs) << 18))
124*4882a593Smuzhiyun #define ASM_11X(opcode, rd, rs)		((opcode) +		\
125*4882a593Smuzhiyun 					 ((rs) << 21) +		\
126*4882a593Smuzhiyun 					 ((rd) << 16))
127*4882a593Smuzhiyun #define ASM_11I(opcode, rd, rs, simm)	((opcode) +		\
128*4882a593Smuzhiyun 					 ((rd) << 21) +		\
129*4882a593Smuzhiyun 					 ((rs) << 16) +		\
130*4882a593Smuzhiyun 					 ((simm) & 0xffff))
131*4882a593Smuzhiyun #define ASM_11IF(opcode, rd, rs, simm)	((opcode) +		\
132*4882a593Smuzhiyun 					 ((rd) << 21) +		\
133*4882a593Smuzhiyun 					 ((rs) << 16) +		\
134*4882a593Smuzhiyun 					 ((simm) << 11))
135*4882a593Smuzhiyun #define ASM_11S(opcode, rd, rs, sh)	((opcode) +		\
136*4882a593Smuzhiyun 					 ((rs) << 21) +		\
137*4882a593Smuzhiyun 					 ((rd) << 16) +		\
138*4882a593Smuzhiyun 					 ((sh) << 11))
139*4882a593Smuzhiyun #define ASM_11IX(opcode, rd, rs, imm)	((opcode) +		\
140*4882a593Smuzhiyun 					 ((rs) << 21) +		\
141*4882a593Smuzhiyun 					 ((rd) << 16) +		\
142*4882a593Smuzhiyun 					 ((imm) & 0xffff))
143*4882a593Smuzhiyun #define ASM_12(opcode, rd, rs1, rs2)	((opcode) +		\
144*4882a593Smuzhiyun 					 ((rd) << 21) +		\
145*4882a593Smuzhiyun 					 ((rs1) << 16) +	\
146*4882a593Smuzhiyun 					 ((rs2) << 11))
147*4882a593Smuzhiyun #define ASM_12F(opcode, fd, fs1, fs2)	((opcode) +		\
148*4882a593Smuzhiyun 					 ((fd) << 21) +		\
149*4882a593Smuzhiyun 					 ((fs1) << 16) +	\
150*4882a593Smuzhiyun 					 ((fs2) << 11))
151*4882a593Smuzhiyun #define ASM_12X(opcode, rd, rs1, rs2)	((opcode) +		\
152*4882a593Smuzhiyun 					 ((rs1) << 21) +	\
153*4882a593Smuzhiyun 					 ((rd) << 16) +		\
154*4882a593Smuzhiyun 					 ((rs2) << 11))
155*4882a593Smuzhiyun #define ASM_2C(opcode, cr, rs1, rs2)	((opcode) +		\
156*4882a593Smuzhiyun 					 ((cr) << 23) +		\
157*4882a593Smuzhiyun 					 ((rs1) << 16) +	\
158*4882a593Smuzhiyun 					 ((rs2) << 11))
159*4882a593Smuzhiyun #define ASM_1IC(opcode, cr, rs, imm)	((opcode) +		\
160*4882a593Smuzhiyun 					 ((cr) << 23) +		\
161*4882a593Smuzhiyun 					 ((rs) << 16) +		\
162*4882a593Smuzhiyun 					 ((imm) & 0xffff))
163*4882a593Smuzhiyun #define ASM_122(opcode, rd, rs1, rs2, imm1, imm2)		\
164*4882a593Smuzhiyun 					((opcode) +		\
165*4882a593Smuzhiyun 					 ((rs1) << 21) +	\
166*4882a593Smuzhiyun 					 ((rd) << 16) +		\
167*4882a593Smuzhiyun 					 ((rs2) << 11) +	\
168*4882a593Smuzhiyun 					 ((imm1) << 6) +	\
169*4882a593Smuzhiyun 					 ((imm2) << 1))
170*4882a593Smuzhiyun #define ASM_113(opcode, rd, rs, imm1, imm2, imm3)		\
171*4882a593Smuzhiyun 					((opcode) +		\
172*4882a593Smuzhiyun 					 ((rs) << 21) +		\
173*4882a593Smuzhiyun 					 ((rd) << 16) +		\
174*4882a593Smuzhiyun 					 ((imm1) << 11) +	\
175*4882a593Smuzhiyun 					 ((imm2) << 6) +	\
176*4882a593Smuzhiyun 					 ((imm3) << 1))
177*4882a593Smuzhiyun #define ASM_1O(opcode, off)		((opcode) + (off))
178*4882a593Smuzhiyun #define ASM_3O(opcode, bo, bi, off)	((opcode) +		\
179*4882a593Smuzhiyun 					 ((bo) << 21) +		\
180*4882a593Smuzhiyun 					 ((bi) << 16) +		\
181*4882a593Smuzhiyun 					 (off))
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define ASM_ADDI(rd, rs, simm)		ASM_11I(OP_ADDI, rd, rs, simm)
184*4882a593Smuzhiyun #define ASM_BLR				ASM_0(OP_BLR)
185*4882a593Smuzhiyun #define ASM_STW(rd, rs, simm)		ASM_11I(OP_STW, rd, rs, simm)
186*4882a593Smuzhiyun #define ASM_LWZ(rd, rs, simm)		ASM_11I(OP_LWZ, rd, rs, simm)
187*4882a593Smuzhiyun #define ASM_MFCR(rd)			ASM_1(OP_MFCR, rd)
188*4882a593Smuzhiyun #define ASM_MTCR(rd)			ASM_1(OP_MTCR, rd)
189*4882a593Smuzhiyun #define ASM_MFXER(rd)			ASM_1(OP_MFXER, rd)
190*4882a593Smuzhiyun #define ASM_MTXER(rd)			ASM_1(OP_MTXER, rd)
191*4882a593Smuzhiyun #define ASM_MFCTR(rd)			ASM_1(OP_MFCTR, rd)
192*4882a593Smuzhiyun #define ASM_MTCTR(rd)			ASM_1(OP_MTCTR, rd)
193*4882a593Smuzhiyun #define ASM_MCRXR(cr)			ASM_1C(OP_MCRXR, cr)
194*4882a593Smuzhiyun #define ASM_MCRF(cd, cs)		ASM_11C(OP_MCRF, cd, cs)
195*4882a593Smuzhiyun #define ASM_B(off)			ASM_1O(OP_B, off)
196*4882a593Smuzhiyun #define ASM_BL(off)			ASM_1O(OP_BL, off)
197*4882a593Smuzhiyun #define ASM_MFLR(rd)			ASM_1(OP_MFLR, rd)
198*4882a593Smuzhiyun #define ASM_MTLR(rd)			ASM_1(OP_MTLR, rd)
199*4882a593Smuzhiyun #define ASM_LI(rd, imm)			ASM_ADDI(rd, 0, imm)
200*4882a593Smuzhiyun #define ASM_LMW(rd, rs, simm)		ASM_11I(OP_LMW, rd, rs, simm)
201*4882a593Smuzhiyun #define ASM_STMW(rd, rs, simm)		ASM_11I(OP_STMW, rd, rs, simm)
202*4882a593Smuzhiyun #define ASM_LSWI(rd, rs, simm)		ASM_11IF(OP_LSWI, rd, rs, simm)
203*4882a593Smuzhiyun #define ASM_LSWX(rd, rs1, rs2)		ASM_12(OP_LSWX, rd, rs1, rs2)
204*4882a593Smuzhiyun #define ASM_STSWI(rd, rs, simm)		ASM_11IF(OP_STSWI, rd, rs, simm)
205*4882a593Smuzhiyun #define ASM_STSWX(rd, rs1, rs2)		ASM_12(OP_STSWX, rd, rs1, rs2)
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #endif /* _CPU_ASM_H */
209