xref: /OK3568_Linux_fs/u-boot/post/lib_powerpc/b.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2002
3*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * CPU test
12*4882a593Smuzhiyun  * Branch instructions:		b, bl, bc
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The first 2 instructions (b, bl) are verified by jumping
15*4882a593Smuzhiyun  * to a fixed address and checking whether control was transferred
16*4882a593Smuzhiyun  * to that very point. For the bl instruction the value of the
17*4882a593Smuzhiyun  * link register is checked as well (using mfspr).
18*4882a593Smuzhiyun  * To verify the bc instruction various combinations of the BI/BO
19*4882a593Smuzhiyun  * fields, the CTR and the condition register values are
20*4882a593Smuzhiyun  * checked. The list of such combinations is pre-built and
21*4882a593Smuzhiyun  * linked in U-Boot at build time.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <post.h>
25*4882a593Smuzhiyun #include "cpu_asm.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #if CONFIG_POST & CONFIG_SYS_POST_CPU
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun extern void cpu_post_exec_11 (ulong *code, ulong *res, ulong op1);
30*4882a593Smuzhiyun extern void cpu_post_exec_31 (ulong *code, ulong *ctr, ulong *lr, ulong *jump,
31*4882a593Smuzhiyun     ulong cr);
32*4882a593Smuzhiyun 
cpu_post_test_bc(ulong cmd,ulong bo,ulong bi,int pjump,int decr,int link,ulong pctr,ulong cr)33*4882a593Smuzhiyun static int cpu_post_test_bc (ulong cmd, ulong bo, ulong bi,
34*4882a593Smuzhiyun     int pjump, int decr, int link, ulong pctr, ulong cr)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun     int ret = 0;
37*4882a593Smuzhiyun     ulong lr = 0;
38*4882a593Smuzhiyun     ulong ctr = pctr;
39*4882a593Smuzhiyun     ulong jump;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun     unsigned long code[] =
42*4882a593Smuzhiyun     {
43*4882a593Smuzhiyun 	ASM_MTCR(6),
44*4882a593Smuzhiyun 	ASM_MFLR(6),
45*4882a593Smuzhiyun 	ASM_MTCTR(3),
46*4882a593Smuzhiyun 	ASM_MTLR(4),
47*4882a593Smuzhiyun 	ASM_LI(5, 1),
48*4882a593Smuzhiyun 	ASM_3O(cmd, bo, bi, 8),
49*4882a593Smuzhiyun 	ASM_LI(5, 0),
50*4882a593Smuzhiyun 	ASM_MFCTR(3),
51*4882a593Smuzhiyun 	ASM_MFLR(4),
52*4882a593Smuzhiyun 	ASM_MTLR(6),
53*4882a593Smuzhiyun 	ASM_BLR,
54*4882a593Smuzhiyun     };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun     cpu_post_exec_31 (code, &ctr, &lr, &jump, cr);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun     if (ret == 0)
59*4882a593Smuzhiyun 	ret = pjump == jump ? 0 : -1;
60*4882a593Smuzhiyun     if (ret == 0)
61*4882a593Smuzhiyun     {
62*4882a593Smuzhiyun 	if (decr)
63*4882a593Smuzhiyun 	    ret = pctr == ctr + 1 ? 0 : -1;
64*4882a593Smuzhiyun 	else
65*4882a593Smuzhiyun 	    ret = pctr == ctr ? 0 : -1;
66*4882a593Smuzhiyun     }
67*4882a593Smuzhiyun     if (ret == 0)
68*4882a593Smuzhiyun     {
69*4882a593Smuzhiyun 	if (link)
70*4882a593Smuzhiyun 	    ret = lr == (ulong) code + 24 ? 0 : -1;
71*4882a593Smuzhiyun 	else
72*4882a593Smuzhiyun 	    ret = lr == 0 ? 0 : -1;
73*4882a593Smuzhiyun     }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun     return ret;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
cpu_post_test_b(void)78*4882a593Smuzhiyun int cpu_post_test_b (void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun     int ret = 0;
81*4882a593Smuzhiyun     unsigned int i;
82*4882a593Smuzhiyun     int flag = disable_interrupts();
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun     if (ret == 0)
85*4882a593Smuzhiyun     {
86*4882a593Smuzhiyun 	ulong code[] =
87*4882a593Smuzhiyun 	{
88*4882a593Smuzhiyun 	   ASM_MFLR(4),
89*4882a593Smuzhiyun 	   ASM_MTLR(3),
90*4882a593Smuzhiyun 	   ASM_B(4),
91*4882a593Smuzhiyun 	   ASM_MFLR(3),
92*4882a593Smuzhiyun 	   ASM_MTLR(4),
93*4882a593Smuzhiyun 	   ASM_BLR,
94*4882a593Smuzhiyun 	};
95*4882a593Smuzhiyun 	ulong res;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	cpu_post_exec_11 (code, &res, 0);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	ret = res == 0 ? 0 : -1;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (ret != 0)
102*4882a593Smuzhiyun 	{
103*4882a593Smuzhiyun 	    post_log ("Error at b1 test !\n");
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun     }
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun     if (ret == 0)
108*4882a593Smuzhiyun     {
109*4882a593Smuzhiyun 	ulong code[] =
110*4882a593Smuzhiyun 	{
111*4882a593Smuzhiyun 	   ASM_MFLR(4),
112*4882a593Smuzhiyun 	   ASM_MTLR(3),
113*4882a593Smuzhiyun 	   ASM_BL(4),
114*4882a593Smuzhiyun 	   ASM_MFLR(3),
115*4882a593Smuzhiyun 	   ASM_MTLR(4),
116*4882a593Smuzhiyun 	   ASM_BLR,
117*4882a593Smuzhiyun 	};
118*4882a593Smuzhiyun 	ulong res;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	cpu_post_exec_11 (code, &res, 0);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	ret = res == (ulong)code + 12 ? 0 : -1;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (ret != 0)
125*4882a593Smuzhiyun 	{
126*4882a593Smuzhiyun 	    post_log ("Error at b2 test !\n");
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun     }
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun     if (ret == 0)
131*4882a593Smuzhiyun     {
132*4882a593Smuzhiyun 	ulong cc, cd;
133*4882a593Smuzhiyun 	int cond;
134*4882a593Smuzhiyun 	ulong ctr;
135*4882a593Smuzhiyun 	int link;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	i = 0;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	for (cc = 0; cc < 4 && ret == 0; cc++)
140*4882a593Smuzhiyun 	{
141*4882a593Smuzhiyun 	    for (cd = 0; cd < 4 && ret == 0; cd++)
142*4882a593Smuzhiyun 	    {
143*4882a593Smuzhiyun 		for (link = 0; link <= 1 && ret == 0; link++)
144*4882a593Smuzhiyun 		{
145*4882a593Smuzhiyun 		    for (cond = 0; cond <= 1 && ret == 0; cond++)
146*4882a593Smuzhiyun 		    {
147*4882a593Smuzhiyun 			for (ctr = 1; ctr <= 2 && ret == 0; ctr++)
148*4882a593Smuzhiyun 			{
149*4882a593Smuzhiyun 			    int decr = cd < 2;
150*4882a593Smuzhiyun 			    int cr = cond ? 0x80000000 : 0x00000000;
151*4882a593Smuzhiyun 			    int jumpc = cc >= 2 ||
152*4882a593Smuzhiyun 					(cc == 0 && !cond) ||
153*4882a593Smuzhiyun 					(cc == 1 && cond);
154*4882a593Smuzhiyun 			    int jumpd = cd >= 2 ||
155*4882a593Smuzhiyun 					(cd == 0 && ctr != 1) ||
156*4882a593Smuzhiyun 					(cd == 1 && ctr == 1);
157*4882a593Smuzhiyun 			    int jump = jumpc && jumpd;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 			    ret = cpu_post_test_bc (link ? OP_BCL : OP_BC,
160*4882a593Smuzhiyun 				(cc << 3) + (cd << 1), 0, jump, decr, link,
161*4882a593Smuzhiyun 				ctr, cr);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 			    if (ret != 0)
164*4882a593Smuzhiyun 			    {
165*4882a593Smuzhiyun 				post_log ("Error at b3 test %d !\n", i);
166*4882a593Smuzhiyun 			    }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 			    i++;
169*4882a593Smuzhiyun 			}
170*4882a593Smuzhiyun 		    }
171*4882a593Smuzhiyun 		}
172*4882a593Smuzhiyun 	    }
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun     }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun     if (flag)
177*4882a593Smuzhiyun 	enable_interrupts();
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun     return ret;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #endif
183